#### 1 2 3 **QSFP-DD MSA** 4 5 QSFP-DD/QSFP-DD800/QSFP-DD1600 Hardware Specification 6 7 8 for 9 **QSFP DOUBLE DENSITY 8X PLUGGABLE TRANSCEIVERS** 10 11 12 **Revision 7.0** 13 14 15 16 September 29, 2023 17 18 19 Abstract: This specification defines: the electrical and optical connectors, electrical signals and power supplies, 20 mechanical and thermal requirements of the pluggable QSFP Double Density (QSFP-DD/QSFP-DD800/QSFP-DD1600) connector and cage system. QSFP-DD MSA family of modules and cages remain fully backward 21 compatible with the classic QSFP+ formfactor. This document provides a common specification for systems 22 manufacturers, system integrators, and suppliers of modules. 23 24

#### 25

#### 26 **POINTS OF CONTACT**:

Ali Ghiasi (Technical Editor) Ghiasi Quantum 19947 Lindenbrook Lane Cupertino, CA 95014 ali at ghiasiguantum dot com Mark Nowell (Co-Chair) Cisco 170 West Tasman Dr San Jose, CA 95134 mnowell at cisco dot com

Scott Sommers (Co-Chair) Molex 2222 Wellington Court Lisle, IL 60532-1682 scott.sommers at molex dot com

#### 27

#### 28 Website:

## 29 <u>www.QSFP-DD.com</u>

30

## 31 Limitation on use of Information:

This specification is provided "**AS IS**" with **NO WARRANTIES** whatsoever and therefore the provision of this specification does not include any warranty of merchantability, noninfringement, fitness for a particular purpose, or any other warranty otherwise arising out of any proposal, specification or sample. The authors further disclaim all liability, including liability for infringement of any proprietary rights, relating to use of information in this specification. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted herein.

#### 39 Permissions:

40 You are authorized to download, reproduce and distribute this document. All other rights are reserved. The 41 provision of this document should not be construed as the granting of any right to practice, make, use or

41 provision of this document should not be construed as the granting of any right to practice, make, use of 42 otherwise develop products that are based on the document. Any and all IP rights related to this document

- 42 otherwise develop products that are based on the document. Any and all P rights related to this document.
  43 and the designs disclosed within, except for the rights expressly mentioned above, are reserved by the
- 44 respective owners of those IP rights.
- 45

#### 1 **Dedication:**

- 2 3 4 5 The members of the QSFP-DD MSA would like to acknowledge the contributions of Mr. Edmund Poh. He was
  - an excellent engineer; his technical skills and collaborative attitude will be missed.

#### The following are Promoter member companies of the QSFP-DD MSA.

| Broadcom | Foxconn Interconnect Technology | Lumentum        |  |
|----------|---------------------------------|-----------------|--|
| Cisco    | Huawei                          | Nvidia          |  |
| Corning  | Intel                           | Molex           |  |
| Coherent | Juniper Networks                | TE Connectivity |  |

#### 6 7

#### The following are contributing member companies of the QSFP-DD MSA.

| ACON                        | Hakusan                    | Nokia                 |
|-----------------------------|----------------------------|-----------------------|
| Alibaba Group               | Hewlett Packard Enterprise | Panduit               |
| Amphenol                    | Hisense Broadband          | PHY-SI                |
| Applied Optoelectronics     | Hitachi Metals             | Ranovus               |
| Apresia                     | H3C                        | Samtec                |
| Celestica                   | Infinera                   | Semtech               |
| Ciena                       | InnoLight                  | Senko                 |
| CIG                         | JPC                        | Sicoya                |
| ColorChip                   | Keysight Technologies      | The Siemon Company    |
| Credo                       | Leoni                      | Skorpios              |
| Dell Technologies           | Lorom Cable Connection     | Source Photonics      |
| Delta Products              | Luxshare ICT               | Spectra7 Microsystems |
| Dust Photonics              | Macom                      | Spirent               |
| Eoptolink                   | Marvell                    | Sumitomo Electric     |
| Fourte                      | MaxLinear                  | US Conec              |
| Fujitsu Optical Components  | MultiLane                  | Xilinx                |
| Genesis Connected Solutions | NEC Corporation            | Yamaichi              |

#### 1 2 Change History

| <u>onunge m</u> | 5tory.         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision        | Date           | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1.0             | Sept 19, 2016  | First public release                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2.0             | March 13, 2017 | Second public release                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 3.0             | Sept 19, 2017  | Third public release                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 4.0             | Sept 18, 2018  | Fourth public release, Additions of thermal section, synchronous clocking in 4.9, Mechanical updates.                                                                                                                                                                                                                                                                                                                                                               |
| 5.0             | July 9, 2019   | Fifth public release, Added Module type 2A, changes to latch and cage drawings, added ePPS contact, updated power supply testing, added BiDi optical port assignments.                                                                                                                                                                                                                                                                                              |
| 5.1             | August 7, 2020 | 6 <sup>th</sup> public release, Chapter 7-Management Interface is now part of CMIS [5]. Port mapping, optical connectors, and module color coding moved into a new Chapter 5.                                                                                                                                                                                                                                                                                       |
| 6.0             | May 20, 2021   | 7 <sup>th</sup> public release, chapters for QSFP-DD800 and QSFP112 Mechanical and Board<br>Definitions are added. Chapter for QSFP112 Electrical and management timing added.<br>Updated power supply test method. Module power contacts rating increased from 1 A to<br>1.5 A and max module power dissipation increased to at least 25 W.<br>Programmable/Vendor specifics and ePPS/Clock contacts defined. Normative<br>connector performance Appendix A added. |
| 6.01            | May 28, 2021   | 8 <sup>th</sup> public release, reinstated text inadvertently deleted in PCB notes in section 6.3 and 7.3, inadvertent change to a dimension in Figure 43 corrected.                                                                                                                                                                                                                                                                                                |
| 6.2             | March 11, 2022 | 9 <sup>th</sup> public release, defined a new improved power supply test method, squelch level reduced to 50 mV for 112G operation, press hole separation increased to 3.1 mm in Figure 66. TWI bus timing removed from chapter 4 as identical timing diagram already included in CMIS [5].                                                                                                                                                                         |
| 6.3             | July 26, 2022  | 10 <sup>th</sup> public release, updated termination definition for P/VSx and ePPS/Clock signals, Figure 49 bezel opening height adjusted for consistency, updated Figure 73 glue zone.                                                                                                                                                                                                                                                                             |
| 7.0             | Sept. 29, 2023 | QSFP112 specifications were forwarded to SFF SNIA and are removed from this specifications, see [32] and [33]. Missing ModSelL signal is added to the QSFP-DD example circuit. QSFP-DD1600 mechanical specifications defined in chapter 8. Current rating for each of QSFP-DD1600 contacts are increased to 2 A with feasibility of at least 40 W module power dissipation. Appendix F defines QSFP-DD1600 enhanced thermal design with bottom heat sink.           |

3 4

#### Foreword

5 The development work on this specification was done by the QSFP-DD MSA, an industry group. The 6

membership of the committee since its formation on Feb 2016 has included a mix of companies which are leaders across the industry.

| 1<br>23   | TABLE of CONTENTS                                                       |      |
|-----------|-------------------------------------------------------------------------|------|
| 4         | 1 SCOPE                                                                 |      |
| 5         | 1.1 DESCRIPTION OF CHAPTERS                                             |      |
| e         |                                                                         | 14   |
| 6         | 2 REFERENCES AND ACRONYMS                                               |      |
| 7         | 2.1 REFERENCE STANDARDS AND SPECIFICATIONS                              | 11   |
| 8         | 2.2 SFF SPECIFICATIONS:                                                 | 11   |
| 9         | 2.3 ACRONYMS AND ABBREVIATIONS                                          |      |
| 10        | 2.4 DOCUMENT SOURCE                                                     | 12   |
| 11        | 3 INTRODUCTION                                                          |      |
| 12        | 3.1 DOCUMENT OVERVIEW AND ORGANIZATION                                  | 13   |
| 13        | 3.2 APPLICATIONS                                                        | 14   |
| 14        | 3.3 MODULE MANAGEMENT AND CONTROL                                       | 14   |
| 15        | 4 QSFP-DD FORMFACTOR ELECTRICAL AND MANAGEMENT INTERFACE SPECIFICATIONS | 3 15 |
| 16        | 4.1 Electrical Connector                                                | 15   |
| 17        | 4.2 LOW SPEED ELECTRICAL HARDWARE SIGNALS                               | 19   |
| 18        | 4.2.1 ModSelL                                                           |      |
| 19        | 4.2.2 ResetL                                                            |      |
| 20<br>21  | 4.2.3 LPMOde/TXDIS                                                      |      |
| ∠ i<br>22 | 4.2.4 WOUPISL                                                           | 20   |
| 23        | 4.2.6 Programmable/Vendor Specific (Optional)                           |      |
| 24        | 4.2.7 ePPS/Clock PTP Reference Clock (Optional)                         | 20   |
| 25        | 4.3 Examples of QSFP-DD Module Formfactor Host Board Schematic          | 22   |
| 26        | 4.4 LOW SPEED ELECTRICAL SPECIFICATION                                  | 26   |
| 27        | 4.4.1 TWI Logic Levels and Bus Loading                                  | 26   |
| 28        | 4.5 MANAGEMENT INTERFACE                                                | 27   |
| 29        | 4.5.1 Management Interface Timing Specification                         |      |
| 30<br>31  | 4.5.2 I WI BUS FUIL UP RESISTOL                                         |      |
| 32        |                                                                         |      |
| 33        | 4.6.1 $R_x(n)(p/n)$                                                     |      |
| 34        | 4.6.2 Tx(n)(p/n)                                                        |      |
| 35        | 4.7 POWER REQUIREMENTS                                                  | 35   |
| 36        | 4.7.1 Power Classes and Maximum Power Consumption                       | 35   |
| 37        | 4.7.2 Host Board Power Supply Filtering                                 |      |
| 38        | 4.7.3 Module Power Supply Specification                                 |      |
| 39<br>40  | 4.7.4 Host Board Power Supply Noise Output                              |      |
| 40<br>41  | 4.7.5 Module Power Supply Noise Output                                  |      |
| 42        | 4.8 ESD                                                                 |      |
| 43        | 4.9 CLOCKING CONSIDERATIONS                                             |      |
| 44        | 4.9.1 Data Path Description                                             | 42   |
| 45        | 4.9.2 TX Clocking Considerations                                        | 42   |
| 46        | 4.9.3 Rx Clocking Considerations                                        | 42   |
| 47        | 5 OPTICAL PORT MAPPING AND OPTICAL INTERFACES                           |      |
| 48        | 5.1 ELECTRICAL DATA INPUT/OUTPUT TO OPTICAL PORT MAPPING                | 43   |
| 49        | 5.2 Optical Interfaces                                                  | 43   |
| 50        | 5.2.1 MPO Optical Cable connections                                     | 46   |
| 51        | 5.2.2 Duplex LC Optical Cable connection                                |      |

| 1         | 5.2.3 Dual CS Optical Cable connection                               |     |
|-----------|----------------------------------------------------------------------|-----|
| 2         | 5.2.4 Quad SN Optical Cable connections                              | 50  |
| 3         | 5.2.5 Quad MDC Optical Cable connection                              | 50  |
| 4         | 5.2.6 Dual SN Optical Cable connections                              | 51  |
| 5         | 5.2.7 Dual MDC Optical Cable connection                              | 51  |
| 6         | 5.2.8 Dual Duplex LC Optical Cable connection                        | 52  |
| 7         | 5.2.9 Dual MPO-12 Optical Cable connection                           | 53  |
| 8         | 5.3 MODULE COLOR CODING AND LABELING                                 | 54  |
| 9         | 6 QSFP-DD MECHANICAL AND BOARD DEFINITION                            | 55  |
| 10        | 6.1 INTRODUCTION TO QSFP-DD/QSFP-DD800/QSFP-DD1600 MODULES           | 55  |
| 11        | 6.2 DATUMS, DIMENSIONS AND COMPONENT ALIGNMENT                       | 57  |
| 12        | 6.3 MODULE FORM FACTORS FOR QSFP-DD/QSFP-DD800/QSFP-DD1600           | 59  |
| 13        | 6.4 MODULE FLATNESS AND ROUGHNESS                                    | 67  |
| 14        | 6.5 QSFP-DD MODULE PADDLE CARD DIMENSIONS NOTES                      | 68  |
| 15        | 6.6 MODULE EXTRACTION AND RETENTION FORCES                           | 70  |
| 16        | 6.7 QSFP-DD 2x1 Stacked Electrical Connector Mechanical              | 70  |
| 17        | 6.7.1 QSFP-DD 2x1 Connector and Cage host PCB layout                 | 75  |
| 18        | 6.8 QSFP-DD SURFACE MOUNT ELECTRICAL CONNECTOR MECHANICAL            | 78  |
| 19        | 6.8.1 QSFP-DD Surface mount connector and cage host PCB layout       |     |
| 20        | 7 QSFP-DD800 MECHANICAL AND BOARD DEFINITION                         | 86  |
| 21        | 7.1 INTRODUCTION                                                     |     |
| 22        | 7.2 QSFP-DD800 MODULE MECHANICAL DIMENSIONS                          |     |
| 23        | 7.3 QSFP-DD800 IMPROVED MODULE PADDLE CARD DIMENSIONS                |     |
| 24        | 7.4 QSFP-DD800 1x1 SMT connector/cage                                |     |
| 25        | 7.4.1 Surface mount connector and cage host PCB layout               |     |
| 26        | 7.5 2x1 Surface Mount Technology (SMT) Connector/Cage                |     |
| 27        | 7.5.1 2x1 SMT Connector/Cage System                                  | 95  |
| 28        | 7.5.2 2x1 SMT Connector and Cage host PCB layout                     |     |
| 29        | 8 QSFP-DD1600 MECHANICAL AND BOARD DEFINITION                        | 104 |
| 30        |                                                                      | 104 |
| 31        |                                                                      | 104 |
| 32        | 8.3 OSEP-DD1600 IMPROVED MODULE PADDLE CARD DIMENSIONS               | 105 |
| 33        | 8.4 OSEP-DD1600 1x1 SMT CONNECTOR/CAGE                               | 109 |
| 34        | 8.4.1 Surface mount connector and care host PCB layout               | 109 |
| 35        | 8.4.2 OSEP-DD1600 Host Pad Assignment                                | 105 |
| 36        | 8.5 OSEP-DD1600 SURFACE MOUNT ELECTRICAL CONNECTOR MECHANICAL        |     |
| 37        | 8.6 QSFP-DD1600 Cage FLAP                                            |     |
| 38        | 9 MODULE ENVIRONMENTAL AND THERMAL REQUIREMENTS                      |     |
| 30        | 91 THERMAL RECURRENTS                                                | 112 |
| <u>40</u> |                                                                      | 113 |
| <u>⊿1</u> | 9.3 FXTERNAL CASE AND HANDLE TOUCH TEMPERATURE                       | 113 |
| 40        |                                                                      |     |
| 42        | APPENDIX A NORMATIVE MODULE AND CONNECTOR PERFORMANCE REQUIREMENTS   | 114 |
| 43        | A.1 QSFP-DD/QSFP-DD800/QSFP-DD1600 Performance Tables                |     |
| 44        | A.2 TEST                                                             |     |
| 45        | APPENDIX B INFORMATIVE OVERALL MODULE LENGTH WITH ELASTOMERIC HANDLE | 118 |
| 46        | APPENDIX C INFORMATIVE MODULE HEAT SINK TYPE 2A AND 2B EXAMPLES      | 119 |
| 47        | APPENDIX D QSFP-DD800 CAGE AND HEAT SINK MECHANISM AND EMI FINGERS   | 126 |
| 48        | D.1 INTRODUCTION                                                     | 126 |

| 1  | D 2   | EMI Spring CLIP MECHANICAL DEFINITION                            | 126 |
|----|-------|------------------------------------------------------------------|-----|
| 2  | D.3   | HEAT SINK ATTACH MECHANISM                                       |     |
| 3  | D.4   | HOST PCB LAYOUT                                                  | 127 |
| 4  | D.5   | FRONT PANEL CUTOUT                                               | 127 |
| 5  | APPEN | DIX E INFORMATIVE QSFP-DD800 2X1 CABLED CONNECTOR AND CAGE       | 128 |
| 6  | E.1   | 2x1 Cabled Upper Connector/Cage                                  |     |
| 7  | E.2   | 2x1 CABLED CONNECTOR/CAGE ELECTRICAL CONNECTOR MECHANICAL        | 129 |
| 8  | E.3   | 2x1 CABLED CONNECTOR AND CAGE HOST PCB LAYOUT                    | 135 |
| 9  | APPEN | DIX F QSFP-DD1600 MECHANICAL ENHANCEMENTS FOR HIGH POWER MODULES | 137 |
| 10 | F.1   | QSFP-DD1600 THERMALLY ENHANCED PCB CUTOUT                        | 139 |
| 11 |       |                                                                  |     |

# List of Tables

| ~  |                                                                                                  |     |
|----|--------------------------------------------------------------------------------------------------|-----|
| 3  | Table 1- Pad Function Definition                                                                 | 17  |
| 4  | Table 2- ePPS/Clock Advertising Capabilities                                                     | 21  |
| 5  | Table 3- ePPS or Clock Modes                                                                     | 21  |
| 6  | Table 4- ePPS or Clock Frequency                                                                 | 21  |
| 7  | Table 5- Module ePPS/Clock Status Reporting (Required if module supports ePPS/Clock)             | 22  |
| 8  | Table 6- ePPS RF or Clock Frequency Reporting (Optional)                                         | 22  |
| 9  | Table 7- Low Speed Control and Sense Signals                                                     | 26  |
| 10 | Table 8- Management Interface timing parameters                                                  | 30  |
| 11 | Table 9- Timing for QSFP-DD soft control and status functions                                    | 31  |
| 12 | Table 10- I/O Timing for Squelch & Disable                                                       | 33  |
| 13 | Table 11- TX Squelch Levels                                                                      | 34  |
| 14 | Table 12- Power Classes                                                                          | 35  |
| 15 | Table 13- Power supply specifications, instantaneous, sustained, and steady state current limits |     |
| 16 | Table 14- Power Supply Output Noise and Tolerance Specifications                                 |     |
| 17 | Table 15- Electrical Signal to Optical Port Mapping                                              | 43  |
| 18 | Table 16- Datums                                                                                 | 57  |
| 19 | Table 17- QSFP-DD modues formfactor flatness specifications                                      | 67  |
| 20 | Table 18- Optional Enhanced Module flatness specifications                                       | 67  |
| 21 | Table 19- Temperature Range Class of operation                                                   | 113 |
| 22 | Table 20- Temperature Range Classes for Tighter Controlled Applications                          | 113 |
| 23 | Table 21- Form Factor Performance Requirements                                                   | 115 |
| 24 | Table 22- EIA-364-1000 Test Details                                                              | 116 |
| 25 | Table 23- Additional Test Procedures                                                             | 117 |
| 26 | Table 24- Dimensions for QSFP-DD/QSFP-DD800 and Module Type 2A/2B                                | 119 |
| 27 |                                                                                                  |     |

# List of Figures

| <u> 28</u> | List of Figures                                                                   |    |
|------------|-----------------------------------------------------------------------------------|----|
| 30         | Figure 1: Application Reference Model                                             |    |
| 31         | Figure 2: Module pad assignment and layout                                        |    |
| 32         | Figure 3: Example QSFP-DD host board schematic for Optical Modules                |    |
| 33         | Figure 4: Example QSFP-DD host board schematic for Active Copper Cables Module    | 24 |
| 34         | Figure 5: Example QSFP-DD host board schematic of Passive Copper Cables Module    | 25 |
| 35         | Figure 6: TWI Timing Diagram                                                      |    |
| 36         | Figure 7: Maximum Bus Capacitance for Several Pull Up Resistors                   |    |
| 37         | Figure 8: TWI Pull Up Resistor as Function of Total Bus Capacitance               |    |
| 38         | Figure 9: Reference Power Supply Filter for Module Testing                        |    |
| 39         | Figure 10: Instantaneous and sustained peak currents for Icc Host (see Table 13)  |    |
| 40         | Figure 11: Host Noise Output Measuremnt                                           | 39 |
| 41         | Figure 12: Module Noise Output Measuremnt                                         | 39 |
| 42         | Figure 13: Module High Frequency Noise Tolerance                                  | 41 |
| 43         | Figure 14: Module Low Frequency Noise Tolerance                                   | 41 |
| 44         | Figure 15: Optical Media Dependent Interface port assignments                     | 45 |
| 45         | Figure 16: MPO-12 One row optical patchcord and module receptacle                 | 46 |
| 46         | Figure 17: MPO-16 One row optical patchcord and module receptacle                 | 47 |
| 47         | Figure 18: MPO-12 Two row optical patchcord and module receptacle                 | 48 |
| 48         | Figure 19: Duplex LC optical patchcord and module receptacle                      | 49 |
| 49         | Figure 20: Dual CS connector optical patchcord and module receptacle              | 49 |
| 50         | Figure 21: Quad SN optical connector pathcord and four-port module receptacle     | 50 |
| 51         | Figure 22: Quad MDC optical connector patchcord and four-port module receptacle   | 50 |
| 52         | Figure 23: Dual SN optical connector patchcord and dual-port module receptacle    | 51 |
| 53         | Figure 24: Dual MDC optical connector patchcord and dual-port module receptacle   | 51 |
| 54         | Figure 25: Dual Duplex LC module receptacle (in support of breakout applications) | 52 |

| 1          | Figure 26: Dual Duplex LC module receptacle port pitch                      | 52        |
|------------|-----------------------------------------------------------------------------|-----------|
| 2          | Figure 27: Dual Duplex LC latch width                                       | 52        |
| 3          | Figure 28: Dual MPO module receptacle (in support of breakout applications) | 53        |
| 4          | Figure 29: Dual MPO-12 module receptacle port pitch                         | 53        |
| 5          | Figure 30: 2x1 stacked cage and module                                      | 55        |
| 6          | Figure 31: Press fit cage for surface mount connector                       | 56        |
| 7          | Figure 32: Type 1. Type 2. Type 2A, and Type 2B pluggable modules           | 56        |
| 8          | Figure 33: 2X1 stacked press fit connector/cage datum descriptions          | 58        |
| 9          | Figure 34: Surface mount connector/cage datum descriptions                  | . 59      |
| 10         | Figure 35: Type 1 module                                                    | 60        |
| 11         | Figure 36: Type 2 module                                                    | 60        |
| 12         | Figure 37: Type 24 Module                                                   | 61        |
| 13         | Figure 38: Type 2B module                                                   | 61        |
| 14         | Figure 39: Type 2A Module with heat sink                                    | 63        |
| 15         | Figure 40: Drawing of the OSEP-DD module                                    | 64        |
| 16         | Figure 41: Drawing of OSEP-DD module and face                               | 65        |
| 17         | Figure 42: Detailed dimensions of the OSEP_DD module opening                |           |
| 18         | Figure 42: Detailed dimensions of the QSI F-DD module opening               |           |
| 10         | Figure 43: Notale paddle card dimensions                                    | 09        |
| 19         | Figure 44. Detail module pad ulmensions                                     | 70        |
| 20         | Figure 45. Integrated commercial in the 2x1 stacked cage                    | / 1       |
| 21         | Figure 40. 2XT stacked cage dimensions                                      | 12        |
| 22         | Figure 47. 2XT Stacked Cage dimensions                                      | 73        |
| 23         | Figure 46. Connector pads in 2x1 stacked cage as viewed from from           | 74        |
| 24         | Figure 49: 2X1 Bezei Opening                                                | 74        |
| 20         | Figure 50. 2X1 Host DOBID connector contacts                                | 75        |
| 20         | Figure 51. 2X1 Host PCD layout                                              | 70        |
| 21         | Figure 52: 2AT Host PCD detail layout                                       | / /<br>70 |
| 20         | Figure 53. SMT connector in TXN cage                                        | 70        |
| 29         | Figure 54. SNT 1x1 cage detail design                                       | / 9       |
| 30         | Figure 55. SMT 1x1 cage detail design                                       | 00        |
| <b>১</b> । | Figure 50. SWT TXT connector from and side views                            | 01        |
| 32         | Figure 57: SMT 1X1 connector detail design                                  | 82        |
| 33         | Figure 58: SWITTXT bezer opening                                            | 83        |
| 34         | Figure 59: SMT nost PCB layout                                              | 84        |
| 30         | Figure 60: SMT Connector and nost PCB contact numbers                       | 85        |
| 30         | Figure 61: QSFP-DD800 module dimensions.                                    | 88        |
| 37         | Figure 62: QSFP-DD800 module leading edge dimensions                        | 89        |
| 38         | Figure 63: Detailed dimensions of the module opening                        | 90        |
| 39         | Figure 64: QSFP-DD800 Module paddle card dimensions                         | 92        |
| 40         | Figure 65: QSFP-DD800 detail module paddle card dimensions                  | 93        |
| 41         | Figure 66: Reduced pad SMT host PCB layout                                  | 94        |
| 42         | Figure 67: QSFP-DD800 2x1 SMT Stack Cage                                    | 96        |
| 43         | Figure 68: QSFP-DD800 2x1 SMT cage dimensions                               | 97        |
| 44         | Figure 69: Connector pads in 2x1 SMT stacked cage as viewed from front      | 98        |
| 45         | Figure 70: 2x1 SMT Bezel Opening                                            | 98        |
| 46         | Figure 71: 2x1 SMT Pads Labeling                                            | 99        |
| 47         | Figure 72: QSFP-DD800 stacked SMT 2x1 connector                             | 100       |
| 48         | Figure 73: 2x1 SMT Connector and Cage PCB Layout Implementation 1           | 101       |
| 49         | Figure 74: 2x1 SMT Connector and Cage PCB Layout Implementation 2           | 102       |
| 50         | Figure 75: Detail QSFP800 2x1 SMT connector host layout                     | 103       |
| 51         | Figure 76: QSFP-DD1600 module latch pocket                                  | 104       |
| 52         | Figure 77: QSFP-DD1600 Detail 1                                             | 105       |
| 53         | Figure 78: QSFP-DD1600 improved module paddle card dimension                | 107       |

| 1  | Figure 79: QSFP-DD1600 improved detail module paddle card dimensions                     |     |
|----|------------------------------------------------------------------------------------------|-----|
| 2  | Figure 80: QSFP-DD1600 reduced pad SMT host PCB layout                                   |     |
| 3  | Figure 81: QSFP-DD1600 Host Pad Assignment                                               |     |
| 4  | Figure 82: QSFP-DD1600 SMT 1x1 connector detail design                                   | 111 |
| 5  | Figure 83: QSFP-DD1600 Cage Flap                                                         | 112 |
| 6  | Figure 84: Informative overall module length with handle for Type 1 module               | 118 |
| 7  | Figure 85: Informative overall module length with handle for Type 2A and Type 2B modules | 118 |
| 8  | Figure 86: Example of single and dual stacked QSFP-DD/QSFP-DD800 module insertions       | 120 |
| 9  | Figure 87: Type 2A and 2B example of 1X1 bezel design                                    | 121 |
| 10 | Figure 88: Type 2A and 2B example of 2X1 bezel design                                    | 122 |
| 11 | Figure 89: Example of extruded Heat Sink                                                 | 123 |
| 12 | Figure 90: Example of die Cast Heat Sink with Metal Cover                                |     |
| 13 | Figure 91: Example of zipper Fin Heat Sink                                               | 125 |
| 14 | Figure 92: Dual grounding path for EMI spring clip                                       | 126 |
| 15 | Figure 93: EMI spring clip                                                               | 126 |
| 16 | Figure 94: Cage with integrated heat sink clips and EMI latch shield                     | 127 |
| 17 | Figure 95: 1xN cage (side view)                                                          | 127 |
| 18 | Figure 96: 2x1 Cabled upper connector/cage                                               | 128 |
| 19 | Figure 97: 2x1 Cabled upper connector/cage illustration                                  | 129 |
| 20 | Figure 98: Cabled upper connector over existing surface mount connector                  | 130 |
| 21 | Figure 99: Lower SMT connector, upper press fit connector, and the 2x1 cage              | 131 |
| 22 | Figure 100: 2x1 Cabled over SMT connector and cage - Top View                            | 132 |
| 23 | Figure 101: 2x1 Cabled over SMT connector and cage – Side View                           |     |
| 24 | Figure 102: Cabled upper connector and surface mount connector dimensions                | 134 |
| 25 | Figure 103: 2x1 Cabled upper connector/cage host board connector contacts                |     |
| 26 | Figure 104: QSFP-DD1600 Improved thermal design top/bottom module views                  | 137 |
| 27 | Figure 105: QSFP-DD1600 Improved thermal design module (bottom and sides views details)  | 137 |
| 28 | Figure 106: QSFP-DD1600 Module improved thermal design (bottom heat sink contact)        | 138 |
| 29 | Figure 107: QSFP-DD1600 Improved module thermal design (types 2A, 2B, and 2C)            |     |
| 30 | Figure 108: QSFP-DD1600 Improved module thermal design (PCB cut out requirement)         | 139 |
| 33 | Figure 109: QSFP-DD1600 Improved module thermal design (bottom cage opening)             | 139 |
| 33 |                                                                                          |     |

# 1 **1 Scope**

20

25 26

27

28

29

30

31

32 33

34 35

36

37 38

39

40 41

42

43

44 45

46 47

48 49

50

51 52

53 54

2 The scope of this specification is the definition of high-speed/density 4 and 8 electrical lanes (4x, 8x) modules, 3 cage and connector system. The QSFP-DD supports up to 400 Gb/s in aggregate respectively over 8 lanes of 4 50 Gb/s and over 4 lanes of 100 Gb/s electrical interfaces. The QSFP-DD800 supports up to 800 Gb/s in 5 aggregate over 8 lanes of 100 Gb/s electrical interface. The QSFP-DD1600 supports up to 1600 Gb/s in 6 aggregate over 8 lanes of 200 Gb/s electrical interface. The QSFP-DD/QSFP-DD800 cage and connector 7 designs with 8 lanes are compatible with the 4 lanes QSFP+. The QSFP-DD1600 cage and connector is an 8 incremental design with enhanced signal integrity and thermal which is backwards compatible to 8 lanes 9 QSFP-DD and 4 lanes QSFP+. The QSFP-DD800 supports up to 112 Gb/s (56 GBd) per lane electrical operation based on PAM4 signaling and is expected to be compliant to IEEE 802.3ck [15] and OIF 112G-VSR 10 [21]. The QSFP-DD1600 supports up to 224 Gb/s (112 GBd) per lane electrical operation based on PAM4 11 signaling and is expected to be compliant to IEEE 802.3dj [15] and OIF 224G-VSR [21] when published. 12 13

This specification is intended to be used in combination with the Common Management Interface Specification
 (CMIS) [5]. Mutual dependencies exist between these two documents for timing parameters, management
 interface and register specifications.

## 17 **1.1 Description of Chapters**

QSFP-DD/QSFP-DD800/QSFP-DD1600 specifications are organized in to 9 chapters and 5 appendixes
 addressing electrical/management, optical, mechanical, and environmental aspect of the module.

All the requirements shall be considered for both QSFP-DD, QSFP-DD800, QSFP-DD1600 unless otherwise
 specified, 6.1, 6.2, 6.3, 6.4 are mechanical foundation sections applicable to QSFP-DD/QSFP-DD800/QSFP DD1600.

- Chapter 1 Scope and Purpose
- Chapter 2 References, Related Standards, and SFF Specifications
- Chapter 3 Introduction
- Chapter 4 QSFP-DD/QSFP-DD800/QSFP-DD1600 Electrical Specifications and Management Interface
- Chapter 5 Optical Port Mapping and Optical Interfaces
- Chapter 6 Mechanical specifications and printed circuit board definition for QSFP-DD
- Chapter 7 Mechanical specifications and printed circuit board definition for QSFP-DD800
- Chapter 8 Mechanical specifications and printed circuit board definition for QSFP-DD1600
- Chapter 9 Environmental and thermal considerations.
- Appendix A Normative Module and Connector performance requirements
- Appendix B Informative overall module length with elastomeric handle
- Appendix C Informative QSFP-DD/QSFP-DD800 Module Type 2A and 2B Heat Sink Examples
- Appendix D QSFP-DD800 Cage and Heat Sink Mechanism and EMI fingers
- Appendix E Informative QSFP-DD800 2x1 Cabled Connector and Cage
- Appendix F QSFP-DD1600 mechanical enhancements for high power modules.

## 1 2 References and Acronyms

#### 2 2.1 Reference Standards and Specifications

3 The following documents are relevant to this specification:

- 4 [1] ANSI FC-PI-6 32GFC
- 5 [2] ANSI FC-PI-7 64GFC
- 6 [3] ANSI FC-PI-8 128GFC
- 7 [4] ASME Y14.5-2009 Dimensioning and Tolerancing
- 8 [5] Common Management Interface Specification (CMIS) 5.2,
- 9 see https://www.oiforum.com/wp-content/uploads/OIF-CMIS-05.2.pdf
- [6] EIA-364-1000 TS-1000B Environmental Test Methodology for Assessing the Performance of Electrical
   Connectors and Sockets Used in Controlled Environment Applications, revision B 2009
- 12 [7] EN6100-4-2 (IEC immunity standard on ESD), criterion B test specification
- 13 [8] Human Body Model per ANSI/ESDA/JEDEC JS-001
- [9] IEC/UL 60950-1 Requirements for Information Technology Equipment, Section 4.5.4 (Touch Temperature
   Reference)
- [10] IEC 61754-7-1 (Fibre Optic Interconnecting Devices and Passive Components Fibre Optic Connector
   Interfaces Part 7-1: Type MPO Connector Family One Fibre Row)
- [11] IEC 61754-7-2 (Fibre Optic Interconnecting Devices and Passive Components Fibre Optic Connector
   Interfaces Part 7-2: Type MPO Connector Family Two Fibre Rows)
- [12] IEC 61754-7-3 (Fibre Optic Interconnecting Devices and Passive Components Fibre Optic Connector
   Interfaces Part 7-3: Type MPO Connector Family Two Fibre Rows 16 Fibre Wide)
- [13] IEC 61754-20 (Fibre Optic Interconnecting Devices and Passive Components Fibre Optic Connector
   Interfaces Part 20: Type LC Connector Family)
- 24 [14] IEEE Std 802.3<sup>™</sup>-2022
- 25 [15] IEEE Std 802.3ck (100 Gb/s, 200 Gb/s, and 400 Gb/s Electrical Interfaces)
- 26 [16] IEEE Std 802.3dj (200 Gb/s, 400 Gb/s, 800 Gb/s, and 1.6 Tb/s Ethernet interfaces)
- 27 [17] IEEE Std 1588 Precision Clock Synchronization Protocol PTP, 2019
- 28 [18] InfiniBand Architecture Specification Volume 2
- 29 [19] JEDEC JESD8C.01 Interface Standard for Nominal 3.0/3.3 V Supply Digital Integrated Circuit (LVCMOS)
- 30 [20] NXP UM10204, I2C-bus specification and user manual, Rev 7.0, October 2021.
- 31 [21] OIF CEI 5.1, CL-13 CEI-28G-VSR, CL-16 CEI-56G-VSR PAM4, and CL-25 CEI-112G-VSR PAM4 32 specifications
- 33 [22] SN-60092019 SN optical connector and receptacle, see http://www.qsfp-dd.com/optical-connector/
- 34 [23] Telcordia GR63 NEBSTM Requirements: Physical Protection, Section 4.1.7, December 2017
- 35 [24] TIA-604-5 (FOCIS 5 Fiber Optic Connector Intermateability Standard- Type MPO)
- 36 [25] TIA-604-10 (FOCIS 10 Fiber Optic Connector Intermateability Standard- Type LC)
- 37 [26] TIA-604-18 (FOCIS 18 Fiber Optic Connector Intermateability Standard- Type MPO-16) Interfaces Part 7-
- 38 1: Type MPO Connector Family One Fibre Row)
- 39 [27] TIA-604-19 (FOCIS 19 Fiber Optic Connector Intermateability Standard- Type Sen Connector)
- 40 [28] USC-11383001 MDC optical plug and receptacle, see http://www.qsfp-dd.com/optical-connector/

## 41 **2.2 SFF Specifications:**

- 42 [29] SFF-8431 SFP+ 10 Gb/s and Low Speed Electrical Interface, Rev. 4.1
- 43 [30] SFF-8636 Management Interface for Cabled Environments, Rev. 2.10a
- 44 [31] SFF-8661 Specification for QSFP+ 4X Module, Rev. 2.5
- 45 [32] SFF-8679 QSFP+ 4X Hardware and Electrical Specification, Rev. 1.8.2

1 [33] SFF-TA-1027 QSFP2 Cage, Connector, & Module Specification, Under development.

#### 2 **2.3** Acronyms and abbreviations

- 3 The following acronyms may be used in this specification.
- 4 ASIC Application Specific Integrated Circuit
- 5 CDR Clock and Data Recovery
- 6 CMIS Common Management Interface Specifications
- 7 DCR DC Resistance
- 8 DSP Digital Signal Processing
- 9 EMI Electromagnetic Interference
- 10 ESD Electrostatic Discharge
- 11 ESR Equivalent Series Resistance
- 12 Gb/s Gigabits per second
- 13 GBd Gigabaud
- 14 HCB Host Compliance Board
- 15 IntL Interrupt on Low Transition
- 16 I/O Input/Output
- 17 LOS Loss of Signal
- 18 LVCMOS Low Voltage Complementary Metal Oxide Semiconductor
- 19 LVTTL Low Voltage Transistor-Transistor Logic
- 20 MCB Module Compliance Board
- 21 NEBS Network Equipment Building System
- 22 OMA Optical Modulation Amplitude
- 23 PAM Pulse Amplitude Modulation
- 24 PCB Printed Circuit Board
- 25 PPS Pulse Per Seconds
- 26 PSU Power Supply Unit
- 27 PSNR Power Supply Noise Rejection
- 28 PTP Precision Time Protocol
- 29 Rx Receive Lanes
- 30 Retimer A device that uses a recovered clock to retime the data also referred to as a CDR
- 31 SerDes Serializer-Deserializer
- 32 SMT Surface Mount Technology
- 33 TIA Transimpedance Amplifier
- 34 TTL Transistor-Transistor Logic
- 35 Tx Transmit Lanes
- 36 TWI Two wire interface compatible with NXP  $I^2C$  [20].

## 37 2.4 Document Source

- 38 The QSFP-DD/QSFP-DD800/QSFP-DD1600 Hardware Specification for QSFP DOUBLE DENSITY 8X
- 39 PLUGGABLE TRANSCEIVER can be obtained via the <u>www.QSFP-DD.com</u> web site.
- 40

## 3 Introduction

1 2

3 4

5

6 7

8

9 10 11

12

13

14 15

16

17 18

19

20 21

22 23

24

25 26

27

28

#### This Specification covers the following items:

- a) Electrical interfaces including pad assignments for data, control, status and power supplies and host PCB layout requirements.
- b) Optical interfaces (including optical receptacles and mating fiber plugs for multimode and single-mode duplex and parallel fiber applications). Breakout cable applications are also specified. Optical signaling specifications are not included in this document but are defined in the applicable industry standards.
- c) Mechanical specifications including dimensions and tolerances for the connector, cage and module system. Includes details of the requirements for correct mating of the module and host sides of the connector.
- d) Thermal requirements
- e) Electrostatic discharge (ESD) requirements by reference to industry standard limits and test methods.
- f) Timing requirements for management interface, low speed I/O, soft control and status functions.

#### This Specification does not cover the following items:

- a) Electromagnetic interference (EMI) protection. EMI protection is the responsibility of the implementers of the cages and modules.
- b) Common memory map definition, which can be found in the 'Common Management Interface Specification for 8x/16x pluggable transceivers' [5].

## 29 **3.1 Document Overview and Organization**

Implementations compliant to electrical signal contact and lane assignments, electrical and power 30 requirements for QSFP-DD/QSFP-DD800/QSFP-DD1600 are defined in Chapter 4. The optical lane 31 32 assignments are defined in Chapter 5 ensure that the pluggable modules and cable assemblies are functionally interchangeable. Dimensions, mounting and insertion requirements defined in Chapter 6 for the 33 bezel, optical module, cable plug, cage and connector system on a circuit board ensure that these products are 34 35 mechanically interchangeable. Chapter 7 describes an improved QSFP-DD form factor called QSFP-DD800 with improved signal integrity for 100 Gb/s (56 GBd) per lane operation with an aggregate bandwidth of 800 36 Gb/s. Chapter 8 describes an improved QSFP-DD form factor called QSFP-DD1600 with improved signal 37 integrity for 200 Gb/s (112 GBd) per lane operation with an aggregate bandwidth of 1.6 Tb. Environmental and 38 thermal considerations are defined in Chapter 9. 39

Normative connector performance tables are in Appendix A, informative module overall length in Appendix B,
informative QSFP-DD/QSFP-DD800 module type 2A/2B heat sink examples in Appendix C, informative QSFPDD800 cage, heat sink, and EMI fingers in Appendix D, informative QSFP-DD800 2x1 cabled connector and
cage system in Appendix E, and QSFP-DD1600 mechanical enhancements for high power modules in
Appendix F.

46

- 47 48
- 40 49
- 50

## 1 3.2 Applications

2 This specification defines a common eight-lanes and four-lanes pluggable modules (including cables) which

- 3 may satisfy e.g., Ethernet, InfiniBand, and/or Fibre Channel requirements. The QSFP-DD/QSFP-
- 4 DD800/QSFP-DD1600 specifications are applicable to pluggable modules or direct attach cables based on
- 5 multimode fiber, single mode fiber or copper wires. QSFP-DD/QSFP-DD800/QSFP application reference
- model is shown in Figure 1, where the focus of this specification is mechanical, electrical and thermal behavior
   at the interface between a host and the QSFP-DD/QSFP-DD800/QSFP-DD1600 modules.
- 7 8



- 9
- 10 11
- 11 12

## Figure 1: Application Reference Model

Note: For high speed electrical signals and compliance board methodology for 50-200 Gb/s/lane C2M
operation see IEEE 802.3 clause 120E [14], IEEE 802.3ck clause 120G [15], and IEEE 802.3dj 200 Gb/s/lane
[16], OIF CEI-56G-VSR-PAM4 and OIF CEI-112G-VSR [21]. For high-speed copper cabling see IEEE 802.3ck
CL 162 [15].

17

## 18 **3.3 Module management and control**

The CMIS memory management map is defined for QSFP-DD, QSFP-DD800, and QSFP-DD1600 module management and control. Note: The CMIS management memory map structurally supports multiples of 8 lanes. In case of QSFP+ module plugged into QSFP-DD/QSFP-DD800/QSFP-DD1600 socket, host lanes 5-8 are physically not connected and should be ignored. The QSFP+ module makes use of host lanes 1-4 only.

# 2 **4 QSFP-DD Formfactor Electrical and Management Interface Specifications**

This chapter contains signal definitions and requirements of QSFP-DD/QSFP-DD800/QSFP-DD1600 modules.
 High-speed signal requirements including compliance points for electrical measurements are defined in the
 applicable industry standards. Host designed to the requirement of this chapter accept modules in the QSFP+
 family as well as QSFP-DD/QSFP-DD800/QSFP-DD1600 modules.

7

17 18

19 20

21

24

32

37

41

## 8 4.1 Electrical Connector

9 The QSFP-DD/QSFP-DD800/QSFP-DD1600 module edge connector consists of a single paddle card with 38 pads on the top and 38 pads on the bottom of the paddle card for a total of 76 pads. The pads are defined in such a manner to accommodate insertion of a classic QSFP+ module into a QSFP-DD/QSFP-DD800/QSFP-DD1600 receptacles. The classic QSFP+ signal locations are deeper on the paddlecard, so that classic QSFP+ module pads only connect to the longer row of connector pads, leaving the short row of connector pads unconnected in a QSFP+ applications.

- 16 The pads are designed for a sequenced mating:
  - First mate "1A/1B"- ground pads
    - Second mate "2A/2B" power pads
      - Third mate "3A/3B"- signal pads

Where color green identifies ground pads, color red identifies power pads, color orange identifies low speed signal/control pads, and color blue identifies high speed I/O pads.

Because the QSFP-DD/QSFP-DD800/QSFP-DD1600 modules have 2 rows of pads, the additional QSFP-DD/QSFP-DD800 pads will have an intermittent connection with the classic QSFP+ pads in the connector during the module insertion and removal. The 'classic' QSFP+ pads have a 'B' label shown in Table 1 to designate them as the second row of module pads to contact the QSFP-DD/QSFP-DD800/QSFP-DD1600 connectors. The additional QSFP-DD/QSFP-DD800/QSFP-DD1600 pads have an 'A' label in Table 1 to designate them as the first row of module pads to contact the QSFP-DD/QSFP-DD800/QSFP-DD1600 connectors.

- The additional QSFP-DD/QSFP-DD800/QSFP-DD1600 pads have first, second and third mate to the connector pads for both insertion and removal. Each of the first, second and third mate connections of the classic QSFP+ pads and the respective additional QSFP-DD/QSFP-DD800/QSFP-DD1600 pads are simultaneous.
- Figure 2 shows the signal symbols and pad numbering for the QSFP-DD/QSFP-DD800/QSFP-DD1600 module
   edge connectors. The diagram shows the module PCB edge as a top and bottom view. There are 76 pads
   intended for high speed signals, low speed signals, power and ground connections.
- Table 1 provides more information about each of the 76 pads. Figure 43 and Figure 44 show QSFP-DD pad dimensions and Figure 64 and Figure 65 show QSFP-DD800 pad dimensions. The QSFP-DD connector can be integrated into a 2x1 stacked configuration with 2 ports as illustrated in Figure 45 Figure 31or a surface mount configuration as shown in Figure 34. The QSFP-DD800 connector can be integrated into a 2x1 stacked SMT configuration with 2 ports as illustrated in Figure 67, Figure 31 a surface mount configuration which is identical to QSFP-DD 1x1 SMT as shown in Figure 34, and a 2x1 cabled connector cage system as shown by Figure 98. The QSFP-DD1600 improved 1x1 SMT connector/cage is shown in Figure 80.
- 49
- 50 For EMI protection the signals from the host connector should be shut off when the QSFP-DD/QSFP-
- 51 DD800/QSFP-DD1600 modules are not present. Standard board layout practices such as connections to Vcc

#### **Published Specifications**

1 and GND with vias, use of short and equal-length differential signal lines are recommended. The chassis

2 ground (case common) of the QSFP-DD/QSFP-DD800/QSFP-DD1600 modules should be isolated from the 3

module's circuit ground, GND, to provide the equipment designer flexibility regarding connections between

external electromagnetic interference shields and circuit ground, GND, of the module.

4 5



#### Bottom PCB viewed from bottom



Figure 2: Module pad assignment and layout

## **Table 1- Pad Function Definition**

| Pad | Logic      | Symbol       | Description                         | Plug<br>Sequence <sup>4</sup> | Notes |
|-----|------------|--------------|-------------------------------------|-------------------------------|-------|
| 1   |            | GND          | Ground                              | 1B                            | 1     |
| 2   | CML-I      | Tx2n         | Transmitter Inverted Data Input     | 3B                            |       |
| 3   | CML-I      | Tx2p         | Transmitter Non-Inverted Data Input | 3B                            |       |
| 4   |            | GND          | Ground                              | 1B                            | 1     |
| 5   | CML-I      | Tx4n         | Transmitter Inverted Data Input     | 3B                            |       |
| 6   | CML-I      | Tx4p         | Transmitter Non-Inverted Data Input | 3B                            |       |
| 7   |            | GND          | Ground                              | 1B                            | 1     |
| 8   | LVTTL-I    | ModSelL      | Module Select                       | 3B                            |       |
| 9   | LVTTL-I    | ResetL       | Module Reset                        | 3B                            |       |
| 10  |            | VccRx        | +3.3V Power Supply Receiver         | 2B                            | 2     |
| 11  | LVCMOS-I/O | SCL          | TWI serial interface clock          | 3B                            |       |
| 12  | LVCMOS-I/O | SDA          | TWI serial interface data           | 3B                            |       |
| 13  |            | GND          | Ground                              | 1B                            | 1     |
| 14  | CML-O      | Rx3p         | Receiver Non-Inverted Data Output   | 3B                            |       |
| 15  | CML-O      | Rx3n         | Receiver Inverted Data Output       | 3B                            |       |
| 16  |            | GND          | Ground                              | 1B                            | 1     |
| 17  | CML-O      | Rx1p         | Receiver Non-Inverted Data Output   | 3B                            |       |
| 18  | CML-O      | Rx1n         | Receiver Inverted Data Output       | 3B                            |       |
| 19  |            | GND          | Ground                              | 1B                            | 1     |
| 20  |            | GND          | Ground                              | 1B                            | 1     |
| 21  | CML-O      | Rx2n         | Receiver Inverted Data Output       | 3B                            |       |
| 22  | CML-O      | Rx2p         | Receiver Non-Inverted Data Output   | 3B                            |       |
| 23  |            | GND          | Ground                              | 1B                            | 1     |
| 24  | CML-O      | Rx4n         | Receiver Inverted Data Output       | 3B                            |       |
| 25  | CML-O      | Rx4p         | Receiver Non-Inverted Data Output   | 3B                            |       |
| 26  |            | GND          | Ground                              | 1B                            | 1     |
| 27  | LVTTL-O    | ModPrsL      | Module Present                      | 3B                            |       |
| 28  | LVTTL-O    | IntL/RxLOS   | Interrupt/optional RxLOS            | 3B                            |       |
| 29  |            | VccTx        | +3.3V Power supply transmitter      | 2B                            | 2     |
| 30  |            | Vcc1         | +3.3V Power supply                  | 2B                            | 2     |
| 31  | LVTTL-I    | LPMode/TxDis | Low Power mode/optional TX Disable  | 3B                            |       |
| 32  |            | GND          | Ground                              | 1B                            | 1     |
| 33  | CML-I      | Тх3р         | Transmitter Non-Inverted Data Input | 3B                            |       |
| 34  | CML-I      | Tx3n         | Transmitter Inverted Data Input     | 3B                            |       |
| 35  |            | GND          | Ground                              | 1B                            | 1     |
| 36  | CML-I      | Tx1p         | Transmitter Non-Inverted Data Input | 3B                            |       |
| 37  | CML-I      | Tx1n         | Transmitter Inverted Data Input     | 3B                            |       |
| 38  |            | GND          | Ground                              | 1B                            | 1     |
| 39  |            | GND          | Ground                              | 1A                            | 1     |
| 40  | CML-I      | Tx6n         | Transmitter Inverted Data Input     | 3A                            |       |
| 41  | CML-I      | Тх6р         | Transmitter Non-Inverted Data Input | 3A                            |       |
| 42  |            | GND          | Ground                              | 1A                            | 1     |
| 43  | CML-I      | Tx8n         | Transmitter Inverted Data Input     | 3A                            |       |
| 44  | CML-I      | Тх8р         | Transmitter Non-Inverted Data Input | 3A                            |       |
| 45  |            | GND          | Ground                              | 1A                            | 1     |

| Pad     | Logic                                                                                                             | Symbol             | Description                                                           | Plug<br>Sequence⁴ | Notes   |  |
|---------|-------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------------------------------------|-------------------|---------|--|
| 46      | LVCMOS/CML-I                                                                                                      | P/VS4              | Programmable/Module Vendor Specific 4                                 | 3A                | 5       |  |
| 47      | LVCMOS/CML-I                                                                                                      | P/VS1              | Programmable/Module Vendor Specific 1                                 | 3A                | 5       |  |
| 48      |                                                                                                                   | VccRx1             | 3.3V Power Supply                                                     | 2A                | 2       |  |
| 49      | LVCMOS/CML-O                                                                                                      | P/VS2              | Programmable/Module Vendor Specific 2                                 | 3A                | 5       |  |
| 50      | LVCMOS/CML-O                                                                                                      | P/VS3              | Programmable/Module Vendor Specific 3                                 | 3A                | 5       |  |
| 51      |                                                                                                                   | GND                | Ground                                                                | 1A                | 1       |  |
| 52      | CML-O                                                                                                             | Rx7p               | Receiver Non-Inverted Data Output                                     | 3A                |         |  |
| 53      | CML-O                                                                                                             | Rx7n               | Receiver Inverted Data Output                                         | 3A                |         |  |
| 54      |                                                                                                                   | GND                | Ground                                                                | 1A                | 1       |  |
| 55      | CML-O                                                                                                             | Rx5p               | Receiver Non-Inverted Data Output                                     | 3A                |         |  |
| 56      | CML-O                                                                                                             | Rx5n               | Receiver Inverted Data Output                                         | 3A                |         |  |
| 57      |                                                                                                                   | GND                | Ground                                                                | 1A                | 1       |  |
| 58      |                                                                                                                   | GND                | Ground                                                                | 1A                | 1       |  |
| 59      | CML-O                                                                                                             | Rx6n               | Receiver Inverted Data Output                                         | 3A                |         |  |
| 60      | CML-O                                                                                                             | Rx6p               | Receiver Non-Inverted Data Output                                     | 3A                |         |  |
| 61      |                                                                                                                   | GND                | Ground                                                                | 1A                | 1       |  |
| 62      | CML-O                                                                                                             | Rx8n               | Receiver Inverted Data Output                                         | 3A                |         |  |
| 63      | CML-O                                                                                                             | Rx8p               | Receiver Non-Inverted Data Output                                     | 3A                |         |  |
| 64      |                                                                                                                   | GND                | Ground                                                                | 1A                | 1       |  |
| 65      |                                                                                                                   | NC                 | No Connect                                                            | 3A                | 3       |  |
| 66      |                                                                                                                   | Reserved           | For future use                                                        | 3A                | 3       |  |
| 67      |                                                                                                                   | VccTx1             | 3.3V Power Supply                                                     | 2A                | 2       |  |
| 68      |                                                                                                                   | Vcc2               | 3.3V Power Supply                                                     | 2A                | 2       |  |
| 69      | LVCMOS-I                                                                                                          | ePPS/Clock         | 1PPS PTP clock or reference clock input                               | 3A                | 6       |  |
| 70      |                                                                                                                   | GND                | Ground                                                                | 1A                | 1       |  |
| 71      | CML-I                                                                                                             | Tx7p               | Transmitter Non-Inverted Data Input                                   | 3A                |         |  |
| 72      | CML-I                                                                                                             | Tx7n               | Transmitter Inverted Data Input                                       | 3A                |         |  |
| 73      |                                                                                                                   | GND                | Ground                                                                | 1A                | 1       |  |
| 74      | CML-I                                                                                                             | Tx5p               | Transmitter Non-Inverted Data Input                                   | 3A                |         |  |
| 75      | CML-I                                                                                                             | Tx5n               | Transmitter Inverted Data Input                                       | 3A                |         |  |
| 76      |                                                                                                                   | GND                | Ground                                                                | 1A                | 1       |  |
| Note 2  | 1: QSFP-DD uses com                                                                                               | mon ground (GN     | ND) for all signals and supply (power). All are comm                  | on within the Q   | SFP-    |  |
| DD m    | odule and all module v                                                                                            | oltages are refe   | renced to this potential unless otherwise noted. Cor                  | nnect these dire  | ctly to |  |
| the ho  | st board signal-comm                                                                                              | on ground plane    | . Each connector Gnd contact is rated for a steady                    | state current of  | 500     |  |
| MA.     |                                                                                                                   | 4 \/a = 0 \/a = T  | and ) (as True about the combined as a summarity of the observations) |                   | fin a d |  |
| for the | 2: VCCRX, VCCRX1, VCC                                                                                             | Card Edge Copr     | and VCCTX1 shall be applied concurrently. Supply l                    | requirements de   | annea   |  |
| differe | ential loading of input v                                                                                         | oltage pads mus    | t not result in exceeding contact current limits Fac                  | ch connector Vc   | C       |  |
| conta   | ct is rated for a steady                                                                                          | state current of 2 | 2000 mA.                                                              |                   | · C     |  |
| Note 3  | 3: Reserved pad recon                                                                                             | nmended to be te   | erminated with 10 k $\Omega$ to ground on the host. Pad 6             | 5 (No Connect)    | Shall   |  |
| be left | t unconnected within th                                                                                           | ne module, option  | nally pad 65 may get terminated with 10 k $\Omega$ to grou            | nd on the host.   |         |  |
| Note 4  | 4: Plug Sequence spec                                                                                             | cifies the mating  | sequence of the host connector and module. The s                      | equence is 1A,    | 2A, 3A, |  |
| 1B, 2E  | B, 3B. (See Figure 2                                                                                              | for pad locations  | ) Contact sequence A will make, then break contac                     | t with additional | I QSFP- |  |
| DD pa   | ads. Sequence 1A and                                                                                              | 1B will then occ   | ur simultaneously, followed by 2A and 2B, followed                    | by 3A and 3B.     |         |  |
| Note {  | b: Full definitions of the                                                                                        | e P/VSx signals of | currently under development. For module designs                       | using             | modula  |  |
| progra  | programmable/vendor specific inputs P/VS1 and P/VS4 signals it is recommended each to be terminated in the module |                    |                                                                       |                   |         |  |
| with 1  | with 10 kg. For nost designs using programmable/vendor specific outputs P/VS2 and P/VS3 signals it is             |                    |                                                                       |                   |         |  |
| Note 6  | S: for host not impleme                                                                                           | enting ePPS/Cloc   | the it is not necessary to parallel terminate the oppo                | S/Clock signal to | around  |  |
| on the  | on the host, ePPS/Clock already has parallel termination in the module see 4.2.6.                                 |                    |                                                                       |                   |         |  |

#### 1 4.2 Low Speed Electrical Hardware Signals

In addition to the TWI serial interface the module has the following low speed signals for control and status:

- ModSelL
  - ResetL
- LPMode/TxDis
- ModPrsL
- IntL/RxLOSL
- P/VS1, P/VS2, P/VS3, and P/VS4.
- ePPS/Clock

#### 11 4.2.1 ModSelL

The ModSelL is an input signal that shall be pulled to Vcc in the QSFP-DD/QSFP-DD800/QSFP-DD1600 modules (see Table 7). When held low by the host, the module responds to TWI serial communication commands. The ModSelL allows the use of multiple QSFP-DD/QSFP-DD800 modules on a single TWI interface bus. When ModSelL is "High", the module shall not respond to or acknowledge any TWI interface communication from the host.

In order to avoid conflicts, the host system shall not attempt TWI interface communications within the ModSelL
de-assert time after any QSFP-DD/QSFP-DD800/QSFP-DD1600 modules are deselected. Similarly, the host
must wait at least for the period of the ModSelL assert time before communicating with the newly selected
module. The assertion and de-asserting periods of different modules may overlap as long as the above timing
requirements are met.

23

#### 24 4.2.2 ResetL

The ResetL signal shall be pulled to Vcc in the module (see Table 7). A low level on the ResetL signal for longer than the minimum pulse length (t\_Reset\_init) (See Table 9) initiates a complete module reset, returning all user module settings to their default state.

28

## 29 **4.2.3 LPMode/TxDis**

LPMode/TxDis is a dual-mode input signal from the host operating with active high logic. It shall be pulled towards Vcc in the module. At power-up or after ResetL is deasserted LPMode/TxDis behaves as LPMode. If supported, LPMode/TxDis can be configured as TxDis using the TWI interface except during the execution of a reset. Timing requirements for LPMode/TxDis mode changes are found in Table 9. LPMode is used in the control of the module power mode, see CMIS [5] Chapter 6.3.1.3.

35

When LPMode/TxDis is configured as LPMode, the module behaves as though TxDis=0. By using the LPMode signal and a combination of the Power\_override, Power\_set and High\_Power\_Class\_Enable software control bits the host controls how much power a module can consume. When LPMode/TxDis is configured as TxDis, the module behaves as though LPMode=0. In this mode LPMode/TxDis when set to 1 or 0 disables or enables all optical transmitters within the times specified in Table 9.

41

42 Changing LPMode/TxDis mode from LPMode to TxDis when the LPMode/TxDis state is high disables all 43 optical transmitters. If the module was in low power mode, then the module transitions out of low power mode 44 at the same time. If the module is already in high power state (Power Override control bits) with transmitters 45 already enabled, the module shall disable all optical transmitters. Changing the LPMode/TxDis mode from 46 LPMode to TxDis when the LPMode/TxDis state is low, simply changes the behavior of the mode of 47 LPMode/TxDis. The behavior of the module depends on the Power Override control bits.

48

49 Note that the "soft" functions of TxDis, LPMode, IntL and RxLOSL allow the host to poll or set these values 50 over the TWI interface as an alternative to monitoring/setting signal values. Asserting either the "hardware" or 51 "soft bit" (or both) for TxDis or LPMode results in that function being asserted.

3

## 4 4.2.4 ModPrsL

ModPrsL shall be pulled up to Vcc Host on the host board and pulled low in the module (see Table 7). The
ModPrsL is asserted "Low" when the module is inserted. The ModPrsL is deasserted "High" when the module
is physically absent from the host connector due to the pull-up resistor on the host board.

Editor's Note: registers to support optional TxDis will be added in future revisions of CMIS.

#### 9 **4.2.5** IntL/RxLOSL

10 IntL/RxLOSL is a dual-mode active-low, open-collector output signal from the module. It shall be pulled up 11 towards Vcc on the host board (see Table 7). At power-up or after ResetL is released to high, IntL/RxLOSL is configured as IntL. When the IntL signal is asserted Low it indicates a change in module state, a possible 12 module operational fault or a status critical to the host system. The host identifies the source of the interrupt 13 using the TWI serial interface. The IntL signal is deasserted "High" after all set interrupt flags are read. If dual 14 15 mode operation supported, IntL/RxLOSL can be optionally programmed as RxLOSL using the TWI interface except during the execution of a reset. If the module has no interrupt flags asserted (IntL/RxLOSL is high), 16 17 there should be no change in IntL/RxLOSL states after the mode change.

18

If IntL/RxLOSL is configured as RxLOSL, a low indicates that there is a loss of received optical power on at
least one lane. "high" indicates that there is no loss of received optical power. Timing requirements for
IntL/RxLOSL including fast RxLOS mode are found in Table 9. The actual condition of loss of optical receive
power is specified by other governing documents, as the alarm threshold level is application specific. The
module shall pull RxLOSL to low if any lane in a multiple lane module or cable has a LOS condition and shall
release RxLOSL to high only if no lane has a LOS condition.

26 Editor's note: registers to support optional RxLOSL will be added in future revisions of CMIS. 27

## 28 4.2.6 Programmable/Vendor Specific (Optional)

QSFP-DD MSA provides 2 input programmable/vendor specific pads (P/VS1, P/VS4) and 2 output
 programable/vendor specific pads (P/VS2, P/VS3). Programmable use case also includes vendor proprietary
 applications. P/VSx I/O are disabled by default.

32 33 Editor's No

Editor's Note - Logic definitions and programmable use cases for P/VSx input/output pads expect to be defined
 by QSFP-DD HW MSA and CMIS.

35

## 36 4.2.7 ePPS/Clock PTP Reference Clock (Optional)

Host ePPS/Clock The ePPS/Clock input is a programable timing and clock input, that can support
unmodulated 1PPS (1 pulse per second), modulated 1PPS, and reference clock. The ePPS/clock is a
LVCMOS compatible signal with series termination (TBD) on the host board and a parallel termination of at
least 4.7 kΩ in the module. To improve signal integrity for faster clocks (i.e., 156.25 MHz) the parallel
termination can be reduced to as low as 470 Ω and optionally AC coupled.

42

For high-performance Precision Time Protocol (PTP) applications, the ePPS (Enhanced Pulse Per Second)
 reference either with 1PPS modulated or unmodulated may be provided from the host to the module for time
 synchronization, see Table 2 for advertise capability. This can be used for either offline delay characterization
 or real-time delay compensation within the module. The ePPS is used to synchronize tightly the Host Time-of-

- 47 Day counter to the module internal Time-of-Day Counter.
- 48

- The ePPS/Clock module input optionally can be configured to provide reference clock to the CDR/DSP, see
- Table 2 for advertise capability.

| 3 |
|---|
| 4 |

| Table 2- ePPS/Clock Advertising Capabilities |                              |                                                                 |  |  |  |  |  |  |
|----------------------------------------------|------------------------------|-----------------------------------------------------------------|--|--|--|--|--|--|
| CMIS Byte                                    | CMIS Byte Bit Mode Supported |                                                                 |  |  |  |  |  |  |
| Location (TBD)                               |                              |                                                                 |  |  |  |  |  |  |
| XXXXXX                                       | 00                           | ePPS/Clock not supported                                        |  |  |  |  |  |  |
| XXXXXX                                       | 01                           | ePPS/Clock module supports either 1PPS mode, modulated 1PPS, or |  |  |  |  |  |  |
|                                              |                              | clock input for encoding see Table 3                            |  |  |  |  |  |  |
| XXXXXX                                       | 10                           | ePPS/Clock supported TOD (Time of Day)                          |  |  |  |  |  |  |
| XXXXXX                                       | 11                           | ePPS/Clock - Reserved                                           |  |  |  |  |  |  |

6

| Table 3- ePPS or Clock Modes |     |                                                                  |  |  |  |  |  |
|------------------------------|-----|------------------------------------------------------------------|--|--|--|--|--|
| CMIS Byte                    | Bit | Mode Supported                                                   |  |  |  |  |  |
| Location (TBD)               |     |                                                                  |  |  |  |  |  |
| XXXXXX                       | 00  | RF clock for frequency see table y                               |  |  |  |  |  |
| XXXXXX                       | 01  | 1PPS send as unmodulated pulse duration TBD                      |  |  |  |  |  |
| XXXXXX                       | 10  | 1PPS send as 75%/25% duty cycle on RF modulated clock, for clock |  |  |  |  |  |
|                              |     | frequency see Table 4                                            |  |  |  |  |  |
| XXXXXX                       | 11  | ePPS/Clock - Reserved                                            |  |  |  |  |  |

#### **Table 4- ePPS or Clock Frequency**

| CMIS Byte      | Bit       | Mode Supported |
|----------------|-----------|----------------|
| Location (TBD) |           |                |
| XXXX           | 0000      | 10 MHz         |
| XXXX           | 0001      | 12.5 MHz       |
| XXXX           | 0010      | 20 MHz         |
| XXXX           | 0011      | 24.576 MHz     |
| XXXX           | 0100      | 25 MHz         |
| XXXX           | 0101      | 156.25 MHz     |
| XXXX           | 0110-1101 | Reserved       |
| XXXX           | 1110-1111 | Custom         |

Editor's Note: registers to support optional ePPS/Clock will be added in future revisions of CMIS.

#### Table 5- Module ePPS/Clock Status Reporting (Required if module supports ePPS/Clock)

| CMIS Byte      | Bit | Mode Supported                   |
|----------------|-----|----------------------------------|
| Location (TBD) |     |                                  |
| XXXXXX         | 00  | ePPS/Clock signals not detected  |
| XXXXXX         | 01  | 1PPS unmodulated signal detected |
| XXXXXX         | 10  | 1PPS modulated signal detected   |
| XXXXXX         | 11  | Clock signal detected            |

3 4

#### Table 6- ePPS RF or Clock Frequency Reporting (Optional)

| CMIS Byte      | Bit       | Mode Supported       |
|----------------|-----------|----------------------|
| Location (TBD) |           |                      |
| XXXX           | 0000      | 10 MHz (ePPS RF)     |
| XXXX           | 0001      | 12.5 MHz (ePPS RF)   |
| XXXX           | 0010      | 20 MHz (ePPS RF)     |
| XXXX           | 0011      | 24.576 MHz (ePPS RF) |
| XXXX           | 0100      | 25 MHz (ePPS RF)     |
| XXXX           | 0101      | 156.25 MHz (Clock)   |
| XXXX           | 0110-1101 | Reserved             |
| XXXX           | 1110-1111 | Custom               |

5

#### 6

## 7 4.3 Examples of QSFP-DD Module Formfactor Host Board Schematic

Figure 3, Figure 4, and Figure 5 show examples of QSFP-DD/QSFP-DD800/QSFP-DD1600 host PCB
 schematics with connections to CDR and control ICs. An 8-wide electrical/optical interface is shown. Note

alternate electrical/optical interfaces are supported using optical multiplexing (WDM) or electrical multiplexing.





current limit is used.

## Figure 4: Example QSFP-DD host board schematic for Active Copper Cables Module



Note: Recommended filtering is only valid for dedicated passive copper cable ports. For ports supporting both passive and active modules use recommended filtering from Figure 3 or 4.



#### 1 4.4 Low Speed Electrical Specification

2 TWI bus composed of the initiator and the target devices, the initiator controls the bus and the target device 3 respond to the initiator requests.

4

#### 5 4.4.1 TWI Logic Levels and Bus Loading

Low speed signaling other than the SCL and SDA interface is based on Low Voltage (LVTTL/LVCMOS)
operating at Vcc. This specification is similar to SFF-8679 [32] for operation up 400 kHz but this specification
also supports 1 MHz operation. Vcc refers to the generic supply voltages of VccTx, VccRx, Vcc host or Vcc1.
Hosts shall use a pull-up resistor connected to Vcc host on each of the TWI interface SCL (clock), SDA (data),
and all low speed status outputs (see Table 7). The SCL and SDA is a hot plug interface that may support a
bus topology. During module insertion or removal, the module may implement a pre-charge circuit which
prevents corrupting data transfers from other modules that are already using the bus.

13

14 The QSFP-DD/QSFP-DD800/QSFP-DD1600 low speed electrical specifications are given in Table 7, where 15 some of the parameters are more stringent than JEDEC JESD8C [19]. Implementations compliant to this 16 specification ensures compatibility between TWI host bus initiator and the TWI target device.

- 17 18
- Parameter Symbol Min Max Unit Condition SCL and SDA VOL 0 0.4 V IOL (max)=3 mA for Fast Mode, 20 mA for Fast Mode+ V SCL and SDA VII -0.3 Vcc\*0.3 VIH Vcc\*0.7 Vcc+0.5 V Capacitance for SCL and Ci 14 pF Capacitance of SCL and SDA in SDA I/O signal this specification are higher than [20] to account for connector and trace capacitances. Maximum bus capacitance for Total bus capacitive load for Cb 400 pF SCL and SDA Fast-Mode (400 kHz), see [20]. For allowed range of bus capacitance and pullup resistors. see Figure 7 and Figure 8. Maximum bus capacitance for 550 pF Fast-Mode+ (1 MHz), see [20]. For allowed range of bus capacitance and pullup resistors, see Figure 7 and Figure 8. VIL V LPMode/TxDis. ResetL. -0.3 0.8 ModSelL and ePPS/Clock VIH 2 Vcc+0.3 V P/VS[1, 2, 3, 4] VIL TBD V P/VS[1, 2, 3, 4] VIH TBD LPMode, ResetL and 360 0V<Vin<Vcc llinl μA ModSelL ePPS/Clock |lin| 6.5 mΑ 0V<Vin<Vcc P/VS[1, 2, 3, 4] llinl TBD IntL/RxLOS VOL 0 0.4 V IOL=2.0 mA VOH Vcc-0.5 Vcc+0.3 V 10 k $\Omega$  pull-up to Host Vcc V ModPrsL VOL 0 0.4 IOL=2.0 mA ModPrsL can be implemented as VOH a short-circuit to GND on the module

#### Table 7- Low Speed Control and Sense Signals

#### 1 4.5 Management Interface

2 A management interface, as already commonly used in other form factors like QSFP, SFP, and CDFP, is specified in order to enable flexible use of the module by the user. The QSFP-DD/QSFP-DD800/QSFP-3 4 DD1600 memory map are based on "Common Management Interface Specification (CMIS)" [5]. Some timing 5 requirements are critical, especially for a multi-lanes device, so the interface speed may optionally be 6 increased. Byte 00h on the Lower Page or Address 128 Page 00h is used to indicate the use of the QSFP-7 DD/QSFP-DD800/QSFP-DD1600 memory map rather than the QSFP memory map. When a QSFP+ module is inserted into a QSFP-DD/QSFP-DD800 port the host must determine which memory map to use (e.g., SFF-8 9 8636 [30] or CMIS [5]) based on the QSFP+ identifier at Byte 00h on the Lower Page or Address 128 Page 10 00h. Operation of QSFP+ in QSFP-DD/QSFP-DD800/QSFP-DD1600 host is outside the scope of this document. 11 12

In some applications, muxing or demuxing may occur in the module. In this specification, all references to lane
 numbers are based on the electrical connector interface lanes, unless otherwise indicated. In cases where a
 status or control aspect is applicable only to lanes after muxing or demuxing has occurred, the status or control
 is intended to apply to all lanes in the mux group, unless otherwise indicated.

Low speed signaling is based on Low Voltage CMOS (LVCMOS) operating at Vcc, [19]. Hosts shall use a pullup resistor connected to Vcc\_host on the TWI interface SCL (clock) and SDA (Data) signals. Detailed electrical specifications are given in 4.4. Timing specifications for management functionality involving electrical low speed signals are found are given in Table 9.

- 23 Nomenclature for all registers more than 1 bit long is MSB-LSB.
- 24 25

22

#### 1 4.5.1 Management Interface Timing Specification

The timing parameters for the TWI interface (TWI) to the QSFP-DD/QSFP-DD800/QSFP-DD1600 module
 memory transaction timings are shown in Figure 6 and specified in Table 8 and is compatible with I2C [20].

4 The default clock rate is a maximum of 400 kHz with an option to support up to a maximum of 1 MHz. The

5 total bus capacitance in conjunction with the SCL/SDA pull resistor determines the speed TWI could operate,

- 6 4.5.2 provide pull up resistor for bus capacitance and speed. This clause closely follows the QSFP+ SFF-8636
- [30] specification with the addition of Fast Mode+. This specification also defines tBUF timing, tWR timing,
   tNACK timing, tBPC timing.
- 9
- 10



- 11 12
- 13

#### 14

Figure 6: TWI Timing Diagram

#### 15 4.5.2 TWI Bus Pull Up Resistor

The maximum SCL/SDA pull resistors is based on the total bus capacitance, operating voltage, and the bus 16 17 speed. Analysis is based on I2C specifications [20] with some exception, the ViH/ViH in QSFP-DD MSA are based on [0.75/0.25]\*VCC instead of [0.7/0.3]\*VCC as specified in the I2C specifications. QSFP-DD maximum 18 19 bus capacitance and pull up resistor will be slightly lower than the I2C specifications. Figure 7 show maximum 20 bus capacitance as function of rise time for several pull up resistors. Figure 8 show maximum pull up resistor Rp for Fast-mode and Fast-mode plus as function of total bus capacitance to meet the maximum rise time for 21 Fast-mode and Fast-mode plus. In Figure 8 minimum Rp is limited to 1100  $\Omega$  due to Fast Mode driver capable 22 of only sourcing ( $I_{OI}$ )  $\leq$  3 mA and the figure also doesn't show Rp for greater than 400 pF bus capacitance in 23 24 case of Fast Mode+ with  $(I_{OL}) \leq 20$  mA due to excessive power dissipation (Fast-mode plus specifications allow 25 up to 550 pF total bus capacitance [20]).



Figure 7: Maximum Bus Capacitance for Several Pull Up Resistors



Figure 8: TWI Pull Up Resistor as Function of Total Bus Capacitance

| TWI Modes                          |                | Fast N  | Node     | Fast N  | /lode+   |         |                                      |  |
|------------------------------------|----------------|---------|----------|---------|----------|---------|--------------------------------------|--|
|                                    |                | (400 k  | (Hz)     | (1 MH   | z)       |         |                                      |  |
| Parameter                          | Symbol         | Min     | Max      | Min     | Max      | Unit    | Conditions                           |  |
| Clock Frequency                    | fSCL           | 0       | 400      | 0       | 1000     | kHz     |                                      |  |
| Clock Pulse Width Low              | tLOW           | 1.3     |          | 0.50    |          | μs      |                                      |  |
| Clock Pulse Width High             | tHIGH          | 0.6     |          | 0.26    |          | μs      |                                      |  |
| Time bus free before new           | tBUF           | 20      |          | 20      |          | μs      | Between STOP and START and           |  |
| transmission can start             |                |         |          |         |          |         | between ACK and ReStart              |  |
| START Hold Time                    | tHD.STA        | 0.6     |          | 0.26    |          | μs      | The delay required between SDA       |  |
|                                    |                |         |          |         |          |         | becoming low and SCL starting to     |  |
| START Setup Time                   | tSU_STA        | 0.6     |          | 0.26    |          | us      | The delay required between SCI       |  |
|                                    |                | 0.0     |          | 0.20    |          | P.0     | becoming high and SDA starting to    |  |
|                                    |                |         |          |         |          |         | go low in a START                    |  |
| Data In Hold Time                  | tHD.DAT        | 0       |          | 0       |          | μs      | <u> </u>                             |  |
| Data In Setup Time                 | tSU.DAT        | 0.1     |          | 0.1     |          | μs      |                                      |  |
| Input Rise Time                    | t <sub>R</sub> |         | 300      |         | 120      | ns      | Maximum pullup resistor Rp           |  |
|                                    |                |         |          |         |          |         | (assuming ViH/ViH                    |  |
| Input Fall Time                    | t <sub>F</sub> |         | 300      |         | 120      | ns      | [0.75/0.25]*VCC), see Figure 8       |  |
|                                    |                |         |          |         |          |         |                                      |  |
| STOP Setup Time                    | tSU.STO        | 0.6     |          | 0.26    |          | μs      |                                      |  |
| STOP Hold Time                     | tHD.STO        | 0.6     |          | 0.26    |          | μs      |                                      |  |
| Aborted sequence – bus             | Deselect       |         | 2        |         | 2        | ms      | Delay from a host de-asserting       |  |
| release                            | _Abort         |         |          |         |          |         | ModSelL (at any point in a bus       |  |
|                                    |                |         |          |         |          |         | sequence) to the QSFP-DD module      |  |
|                                    |                |         |          |         |          |         | releasing SCL and SDA                |  |
| ModSelL Setup Time <sup>1</sup>    | tSU.           | 2       |          | 2       |          | ms      | ModSelL Setup Time is the setup      |  |
|                                    | ModSelL        |         |          |         |          |         | time on the select line before the   |  |
|                                    |                |         |          |         |          |         | start of a host-initiated TWI serial |  |
|                                    |                |         |          |         |          |         | bus sequence.                        |  |
| ModSelL Hold Time <sup>1</sup>     | tHD.           | 2       |          | 2       |          | ms      | ModSelL Hold Time is the delay       |  |
|                                    | ModSelL        |         |          |         |          |         | from completion of a TWI serial bus  |  |
|                                    |                |         |          |         |          |         | sequence to changes of module        |  |
|                                    |                |         |          |         |          |         | select status.                       |  |
| TWI Serial Interface Clock         | T_clock_       |         | 500      |         | 500      | μs      | Time the QSFP-DD module may          |  |
| Holdoff "Clock Stretching"         | hold           |         |          |         |          |         | hold the SCL line low before         |  |
|                                    |                |         |          |         |          |         | continuing with a read or write      |  |
| Complete Single or                 |                |         | 00       |         | 00       |         | operation.                           |  |
| Complete Single or                 | TVVR           |         | 80       |         | 80       | ms      | Time to complete a Single of         |  |
| Sequential write to non-           |                |         |          |         |          |         | Sequential while to non-volatile     |  |
|                                    |                |         | 10       |         | 10       |         | Time to complete a Single or         |  |
| Accept a single of                 | INACK          |         | 10       |         | 10       | 1115    | Sequential Write to volatile         |  |
| memory                             |                |         |          |         |          |         | registers                            |  |
| Time to complete a                 | tBPC           |         | 10       |         | 10       | ms      | Time to complete a memory bank       |  |
| memory bank/page                   |                |         |          |         |          | 1113    | and/or page change                   |  |
| Endurance (Write Cycles)           |                | 50k     | 1        | 50k     |          | cycles  | Module Case Temperature – 70 °C      |  |
| Note 1: CMIS management            | registers ca   | n be re | ad to de | etermin | e altern | ate Mod | Sell set up and hold times. See      |  |
| CMIS 8.4.5. Durations Advertising. |                |         |          |         |          |         |                                      |  |

- 1 The TWI serial interface address of the QSFP-DD module is 1010000X (A0h). In order to allow access to
- 2 multiple QSFP-DD/QSFP-DD800/QSFP-DD1600 modules on the same TWI serial bus, the QSFP-DD/QSFP-
- DD800/QSFP-DD1600 includes a module select pad, ModSelL. This input (which is pulled high, deselected in
   the module) must be held low by the host to select the module of interest and allow communication over the
- 5 TWI serial interface. The module must not respond to or accept TWI serial bus instructions unless it is
- 6 selected.
- 7
- 8 Before initiating a TWI serial bus communication, the host shall provide setup time on the ModSelL line of all
  9 modules on the TWI bus. The host shall not change the ModSelL line of any module until the TWI serial bus
  10 communication is complete and the hold time requirement is satisfied.
- 11

#### 12 **4.5.3** Timing for soft control and status functions

- Timing for QSFP-DD/QSFP-DD800/QSFP-DD1600 soft control status functions are described in Table 9.
   Squelch and disable timings are defined in Table 10.
- 15

#### Parameter Symbol Max Conditions Min Unit Max MgmtInit Time from power on<sup>1</sup>, hot plug or rising edge 2000 ms of reset until until the high to low SDA Duration **MgmtInitDuration** transition of the Start condition for the first acknowledged TWI transaction. ResetL Assert Time Minimum pulse time on the ResetL signal to t reset init 10 μs initiate a module reset. Time to change between IntL and RxLOSL Int/RxLOS Mode t IntL/RxLOSL 100 ms modes of the dual- mode signal IntL/RxLOSL. Change LPMode/TxDis Time to change between LPMode and TxDis t LPMode/TxDis 100 ms mode change time modes of LPMode/TxDis. Time from occurrence of condition triggering IntL Assert Time ton IntL 200 ms IntL until Vout:IntL=Vol. Time from clear on read<sup>2</sup> operation of IntL Deassert Time toff IntL 500 μs associated flag until Vout:IntL=Voh. This includes deassert times for Rx LOS, Tx Fault and other flag bits. **RxLOS** Assert Time 100 Time from Rx LOS condition present to Rx ton\_los ms LOS bit set (value = 1b) and IntL asserted $^3$ . Time from Rx LOS state to Rx LOS bit set Rx LOS Assert Time ton losf 1 ms (value = 1b) and IntL asserted $^{3}$ . (optional fast mode) **RxLOS** Deassert Optional fast mode is advertised via the toff f LOS 3 ms CMIS. Time from optical signal above the Time (optional fast LOS deassert threshold to when the module mode) releases the RxLOSL signal to high. TX Disable Assert 100 Time from Tx Disable bit set to 1 until optical ton TxDis ms

#### Table 9- Timing for QSFP-DD soft control and status functions

TX Disable Assert

Time (optional fast

TX Disable Deassert

Tx Fault Assert Time

ton f TxDis

toff TxDis

ton\_Txfault

Time

mode)

Time

3

400

200

ms

ms

ms

output falls below 10% of nominal.

output reaching the disabled level.

(value=1b) and IntL asserted.

Optional fast mode is advertised via CMIS.

Time from TxDis signal high to the optical

Time from Tx Disable bit cleared to 1 until

optical output rises above 90% of nominal <sup>4</sup>.

Time from Tx Fault state to Tx Fault bit set

| Flag Assert Time                                   | ton_flag                      |           | 200 | ms | Time from occurrence of condition triggering flag to associated flag bit set (value=1b) and IntL asserted. |
|----------------------------------------------------|-------------------------------|-----------|-----|----|------------------------------------------------------------------------------------------------------------|
| Mask Assert Time                                   | ton_mask                      |           | 100 | ms | Time from mask bit set (value=1b) <sup>5</sup> until associated IntL assertion is inhibited.               |
| Mask Deassert Time                                 | toff_mask                     |           | 100 | ms | Time from mask bit cleared (value=0b) <sup>5</sup> until associated IntL operation resumes                 |
| Data Path Tx Turn<br>On Max Duration <sup>6</sup>  | DataPathTxTurnOn_MaxDuration  |           |     |    | see CMIS memory P01h: B168                                                                                 |
| Data Path Tx Turn<br>Off Max Duration <sup>6</sup> | DataPathTxTurnOff_MaxDuration |           |     |    | see CMIS memory P01h: B168                                                                                 |
| Data Path Deinit<br>Max Duration <sup>6</sup>      | DataPathDeinit_MaxDuration    |           |     |    | see CMIS memory P01h: B144                                                                                 |
| Data Path Init Max<br>Duration <sup>6</sup>        | DataPathInit_Max              | Duration  |     |    | see CMIS memory P01h: B144                                                                                 |
| Module Pwr Up Max Duration <sup>7</sup>            | ModulePwrUp_Ma                | axDuratio | n   |    | see CMIS memory P01h: B167                                                                                 |
| Module Pwr Dn Max Duration <sup>7</sup>            | ModulePwrDn_Ma                | axDuratio | n   |    | see CMIS memory P01h: B167                                                                                 |

Notes: 1. Power on is defined as the instant when supply voltages reach and remain at or above the minimum level specified in Table 13.

2. Measured from low to high SDA edge of the Stop condition of the read transaction.

3. Rx LOS condition is defined at the optical input by the relevant standard.

4. Tx Squelch Deassert time is longer than SFF-8679 [32].

5. Measured from low to high SDA edge of the Stop condition of the write transaction.

6. Measured from the low to high SDA edge of the Stop condition of the Write transaction until the IntL for the state change Vout:IntL=Vol, unless the module advertises a less than 1 ms duration in which case there is no defined measurement.

7. Measured from the low to high SDA edge of the Stop condition of the Write transaction until the IntL for the state change Vout:IntL=Vol.

| 1 |  |
|---|--|
|   |  |
|   |  |

#### Table 10- I/O Timing for Squelch & Disable

| Parameter                | Symbol      | Max | Unit | Conditions                                                                   |
|--------------------------|-------------|-----|------|------------------------------------------------------------------------------|
| Rx Squelch Assert Time   | ton_Rxsq    | 15  | ms   | Time from loss of Rx input signal until the squelched output                 |
|                          |             |     |      | condition is reached, see 4.6.1.                                             |
| Tx Squelch Assert Time   | ton_Txsq    | 400 | ms   | Time from loss of Tx input signal until the squelched output                 |
|                          |             |     |      | condition is reached, see 4.6.2.                                             |
| Tx Squelch Deassert      | toff_Txsq   | 1.5 | S    | Tx squelch deassert is system and implementation                             |
| Time                     |             |     |      | dependent, see also 4.6.2.                                                   |
| Tx Disable Assert Time   | ton_txdis   | 100 | ms   | Time from the stop condition of the Tx Disable write                         |
|                          |             |     |      | sequence <sup>1</sup> until optical output falls below 10% of nominal.       |
| Tx Disable Assert Time   | ton_txdisf  | 3   | ms   | Time from Tx Disable bit set (value = $1b$ ) <sup>1</sup> until optical      |
| (optional fast mode)     |             |     |      | output falls below 10% of nominal, see notes 2 and 3.                        |
| Tx Disable Deassert Time | toff_txdis  | 400 | ms   | Time from Tx Disable bit cleared (value = 0b) <sup>1</sup> until optical     |
|                          |             |     |      | output rises above 90% of nominal, see notes 2, and 3.                       |
| Tx Disable Deassert Time | toff_txdisf | 10  | ms   | Time from Tx Disable bit cleared (value = 0b) <sup>1</sup> until optical     |
| (optional fast mode)     |             |     |      | output rises above 90% of nominal, see notes 2 and 3.                        |
| Rx Output Disable Assert | ton_rxdis   | 100 | ms   | Time from Rx Output Disable bit set (value = $1b$ ) <sup>1</sup> until Rx    |
| Time                     |             |     |      | output falls below 10% of nominal                                            |
| Rx Output Disable        | toff_rxdis  | 100 | ms   | Time from Rx Output Disable bit cleared (value = $0b)^1$ until               |
| Deassert Time            |             |     |      | Rx output rises above 90% of nominal.                                        |
| Squelch Disable Assert   | ton_sqdis   | 100 | ms   | This applies to Rx and Tx Squelch and is the time from bit                   |
| Time                     |             |     |      | set (value = $0b)^1$ until squelch functionality is disabled.                |
| Squelch Disable Deassert | toff_sqdis  | 100 | ms   | This applies to Rx and Tx Squelch and is the time from bit                   |
| Time                     |             |     |      | cleared (value = $0b$ ) <sup>1</sup> until squelch functionality is enabled. |
| Notes:                   |             |     |      |                                                                              |

1. Measured from LOW to HIGH SDA signal transition of the STOP condition of the write transaction.

2. CMIS 4.0 and beyond the listed values are superseded by the advertised DataPathTxTurnOff\_MaxDuration and DataPathTxTurnOn\_MaxDuration times in P01h.168.

3. Listed values place a limit on the DataPathTxTurnOff\_MaxDuration and DataPathTxTurnOn\_MaxDuration times (P01h.168) that can be advertised by such modules (for CMIS 4.0 and beyond).

#### 1 4.6 High Speed Electrical Specification

For detailed QSFP-DD electrical specifications for operation up to 29 GBd see e.g., IEEE Std 802.3-2018
Annex 86A, Annex 83E, Annex 120C, or Annex 120E [14]; Fibre Channel FC-PI-6 [1], FC-PI-7 [2]; OIF CEI 4.0
[21]; InfiniBand FDR, EDR, and HDR specifications [18]. For detailed QSFP-DD-800 electrical specifications
for operation up to 56 GBd see e.g., IEEE P802.3ck Annex 120G [15]; Fibre Channel FC-PI-8 [3]; OIF CEI112G-VSR [21]; InfiniBand NDR specifications [18].

8 Partial or complete squelch specifications may be provided in the appropriate specification. Where squelch is
9 not fully defined by the appropriate specification, the recommendations of the following subsections 4.6.1 and
10 4.6.2 may be used.

11

## 12 4.6.1 Rx(n)(p/n)

Rx(n)(p/n) are QSFP-DD/QSFP-DD800/QSFP-DD1600 module receiver data outputs. Rx(n)(p/n) are AC coupled 100 Ohm differential lines that should be terminated with 100 Ohm differentially at the Host
 ASIC(SerDes). The AC coupling is inside the QSFP-DD/QSFP-DD800/QSFP-DD1600 modules and not
 required on the Host board. When properly terminated, the differential voltage swing shall be less than or
 equal to 900 mVpp or as defined by the relevant standard, or whichever is less.

18

Output squelch for loss of optical input signal, hereafter Rx Squelch, is required and shall function as follows. In the event of the Rx input signal on any optical port becoming equal to or less than the level required to assert LOS, then the receiver output(s) associated with that Rx port shall be squelched. A single Rx optical port can be associated with more than one Rx output as shown in Table 15. In the squelched state output impedance levels are maintained while the differential voltage amplitude shall be less than 50 mVpp.

24

In normal operation the default case has Rx Squelch active. Rx Squelch can be deactivated using Rx Squelch
 Disable through the TWI serial interface. Rx Squelch Disable is an optional function.

## 27 4.6.2 Tx(n)(p/n)

28 Tx(n)(p/n) are QSFP-DD module transmitter data inputs. They are AC-coupled 100  $\Omega$  differential lines with 29 100 Ohm differential terminations inside the QSFP-DD/QSFP-DD800/QSFP-DD1600 optical module. The AC 30 coupling is implemented inside the QSFP-DD optical module and not required on the Host board.

32 Output squelch for loss of electrical signal, hereafter Tx Squelch, is an optional function. Where implemented it 33 shall function as follows. In the event of the differential, peak-to-peak electrical signal amplitude on any 34 electrical input lane becoming less than the TX Squelch Levels specified in Table 11 when terminated in to 100 35  $\Omega$  differential, then the transmitter optical output associated with that electrical input lane shall be squelched 36 and the associated TxLOS flag set. If multiple electrical input lanes are associated with the same optical output 37 lane, the loss of any of the incoming electrical input lanes causes the optical output lane to be squelched.

38 39

31

| Table 11- TX Squeich Levels |        |      |  |  |  |  |  |
|-----------------------------|--------|------|--|--|--|--|--|
| Data Rate                   | Levels | Unit |  |  |  |  |  |
| OIF 28G-VSR/IEEE CL83E      | 70     | mV 1 |  |  |  |  |  |
| OIF 56G-VSR/IEEE CL120E     | 70     | mV 1 |  |  |  |  |  |
| OIF 112G-VSR/IEEE CL120G    | 50     | mV 1 |  |  |  |  |  |
| 1. Differential peak-peak.  |        |      |  |  |  |  |  |

Table 44 TV Owned als Lawred

40

41 For applications, e.g., Ethernet, where the transmitter off condition is defined in terms of average power,

42 squelching by disabling the transmitter is recommended and for applications, e.g., InfiniBand, where the

43 transmitter off condition is defined in terms of OMA, squelching the transmitter by setting the OMA to a low

44 level is recommended.

- 1 In module operation, where Tx Squelch is implemented, the default case has Tx Squelch active. Tx Squelch
- 2 can be deactivated using Tx Squelch Disable through the TWI serial interface. Tx Squelch and Tx Squelch
- 3 Disable are optional functions.
- 4

#### 5 4.7 Power Requirements

6 The QSFP-DD module paddle card power supply has six designated pads, VccTx, VccTx1, Vcc1, Vcc2,

VccRx, VccRx1 in the connector. VccRx, VccRx1, Vcc1, Vcc2, VccTx and VccTx1 may be internally
connected within the module in any combination at the discretion of the module vendor, see note 2 in Table 1.
Power is applied concurrently to these pads.

10

A host board together with the QSFP-DD/QSFP-DD800/QSFP-DD1600 module(s) forms an integrated power
 system. The host supplies stable power to the module. The module limits electrical noise coupled back into
 the host system and limits inrush charge/current during hot plug insertion or module state transitions.

All power supply requirements in Table 13 shall be met at the maximum power supply current. No power
sequencing of the power supply is required of the host system since the module sequences the contacts in the
order of ground, supply and signals during insertion.

18

#### 19 4.7.1 Power Classes and Maximum Power Consumption

There are two power modes: Low Power Mode and High Power Mode, and eight power classes, Class 1 -Class 8. Module power classes are defined in Table 12 and module power specifications are provided in Table 13.

24 Since a wide range of module power classes exist, to avoid exceeding the system power supply limits and 25 cooling capacity when a module is inserted into a system designed to accommodate only low power consumption modules, it is recommended that host systems designed to accommodate only low power 26 27 consumption modules also implement the state machine defined in the CMIS [5] and identify the power class of the module before allowing the module to go into High Power Mode, where power class 8 requires reading 28 CMIS (Page00, Byte 201) to determine actual power consumption. This is to avoid exceeding the host system 29 30 power supply limits and cooling capacity when a module exceeding the power class supported by the system is inserted. 31

32

#### 33

## Table 12- Power Classes

| Power Class                                                                               | Max Power (W) | CMIS Register                                 |
|-------------------------------------------------------------------------------------------|---------------|-----------------------------------------------|
| 1                                                                                         | 1.5           | Direct readout of Page 00h Byte 200[000xxxxx] |
| 2                                                                                         | 3.5           | Direct readout of Page 00h Byte 200[001xxxxx] |
| 3                                                                                         | 7.0           | Direct readout of Page 00h Byte 200[010xxxxx] |
| 4                                                                                         | 8.0           | Direct readout of Page 00h Byte 200[011xxxxx] |
| 5                                                                                         | 10            | Direct readout of Page 00h Byte 200[100xxxxx] |
| 6                                                                                         | 12            | Direct readout of Page 00h Byte 200[101xxxxx] |
| 7                                                                                         | 14            | Direct readout of Page 00h Byte 200[110xxxxx] |
| 8 <sup>1</sup>                                                                            | >14           | Direct readout of Page 00h Byte 200[111xxxxx] |
| Note: 1. When a module reports power class 8 the host must read CMIS Page 00h Byte 201 to |               |                                               |
| determine module power dissipation. Please see CMIS Byte 201 register definition for more |               |                                               |
| information.                                                                              |               |                                               |

34

In general, the higher power classification levels are associated with higher data rates and longer reaches. The
 system designer is responsible for ensuring that the maximum case temperature does not exceed the case
 temperature requirements. Utilization of the maximum QSFP-DD power rating requires thermal design and

- 1 validation at the system level to ensure the maximum connector temperature is not exceeded, see A.2. A
- 2 recommended design practice for host supporting power class 8 (>~20 W) is to heatsink the host board power
- 3 pin pads with multiple vias to a thick copper power plane for conductive cooling.
- 4

#### 5 4.7.2 Host Board Power Supply Filtering

- The specification of the host power supply filtering network is beyond the scope of this specification, 6
- 7 particularly because of the wide range of module Power Classes. During power transient events, the host
- 8 should ensure that any neighboring modules sharing the same supply stay within their specified supply voltage
- 9 limits. The host should also ensure that the intrinsic noise of the power rail is filtered in order to guarantee the 10
- correct operation of the optical modules. An example reference power supply filter is shown in Figure 9.



11 12

## Figure 9: Reference Power Supply Filter for Module Testing

13 14 Any voltage drop across a filter network on the host is counted against the host DC set point accuracy specification. System designers should choose components with appropriate DCR and ESR, to minimize the 15 16 voltage drop and the amount of noise coupled to the module. Hosts supporting higher power classes modules may require additional design considerations, in order to minimize the voltage drop and the amount of noise 17 18 coupled to the module.

The specifications for the power supply are shown in Table 13. The limits in Table 13 apply to the combined 20 current that flows through all inductors in the power supply filter (represents host lcc current in Figure 9). 21 22 Inrush current shall be measured with the appropriate equipment, such as current probes or shunt resistors. The test equipment shall provide enough bandwidth, vertical resolution, SNR and memory depth, in order to 23 24 capture properly all the power events.

25

19

#### 26 4.7.3 Module Power Supply Specification

27 In order to avoid exceeding the host system power capacity, if the host pulls LPMode high, upon hot-plug, power cycle or reset, QSFP-DD/QSFP-DD800/QSFP-DD1600 modules shall power up in Low Power Mode. If 28 29 the host pulls LPMode low, the module will proceed to High Power Mode without host management intervention. Figure 10 shows waveforms for maximum instantaneous, sustained and steady state currents for 30 Low Power and High Power modes. Specification values for maximum instantaneous, sustained and steady 31 32 state currents at each power classes are given in Table 13.

33

34 The module shall not be affected by the instantaneous variations of the power supply caused by its own 35 current drawing profile during all power transient events. The module shall support instantaneous power
3 4 supply Vcc variations with a slew rate up to 175 mV/ms. No traffic hits or TWI errors shall be observed during Vcc variations.

Table 13- Power supply specifications, instantaneous, sustained, and steady state current limits Symbol Min Nom Unit Parameter Max Power supply voltages VccTx, VccTx1, VccRx, VccRx1, Vcc1 3.135 3.3 3.465 V & Vcc2 including ripple, droop and noise below 100 kHz<sup>1</sup> Module inrush - instantaneous peak duration<sup>2</sup> T ip 50 μs Module inrush - initialization time<sup>2</sup> T\_init 500 ms Low Power Mode for all modules and Power Class 1 module P 0 **Power Consumption Class** 1.5 W Instantaneous peak current at hot plug lcc\_ip\_lp --600 mΑ Sustained peak current at hot plug lcc\_sp\_lp 495 mΑ \_ See Note 3 Steady state current Icc\_lp mΑ High Power Mode Power Class 2 module Power Consumption Class P 2 3.5 W Instantaneous peak current Icc\_ip\_2 1400 mΑ \_ \_ Sustained peak current lcc\_sp\_2 -1155 mΑ Steady state current Icc 2 See Note 3 mΑ High Power Mode Power Class 3 module W **Power Consumption Class** Ρ3 7 Instantaneous peak current Icc\_ip\_3 --2800 mΑ Sustained peak current Icc sp 3 --2310 mΑ Steady state current Icc\_3 See Note 3 mΑ High Power Mode Power Class 4 module Power Consumption Class P 4 W 8 Instantaneous peak current Icc\_ip\_4 --3200 mΑ Sustained peak current Icc\_sp\_4 \_ 2640 mΑ Steady state current See Note 3 Icc 4 mΑ High Power Mode Power Class 5 module Power Consumption Class P 5 10 W 4000 Instantaneous peak current Icc\_ip\_5 -mΑ Sustained peak current Icc\_sp\_5 -\_ 3300 mΑ Icc 5 Steady state current See Note 3 mΑ High Power Mode Power Class 6 module W **Power Consumption Class** 12 P 6 4800 Instantaneous peak current Icc\_ip\_6 mΑ --Sustained peak current lcc\_sp\_6 -\_ 3960 mΑ Steady state current Icc\_6 See Note 3 mΑ High Power Mode Power Class 7 module Ρ7 W **Power Consumption Class** 14 5600 Instantaneous peak current Icc\_ip\_7 \_ mΑ Sustained peak current lcc\_sp\_7 4620 mΑ -Steady state current Icc 7 See Note 3 mΑ High Power Mode Power Class 8 module W Power Consumption Class P 8<sup>4</sup> >14 P 8/2.5 Instantaneous peak current Icc\_ip\_8 А Sustained peak current lcc\_sp\_8 P\_8/3.03 A --Steady state current Icc 8 \_ \_ 12 А Notes: 1. Measured at VccTx, VccTx1, VccRx, VccRx1, Vcc1 and Vcc2.

2: T ip and T init are test conditions for measuring inrush current and not characteristics of the module

3: The module must stay within its declared power class.

4: P\_8 is the module power dissipation reported by CMIS Byte 201.



## Figure 10: Instantaneous and sustained peak currents for Icc Host (see Table 13)

#### 2 3

1

## 4 4.7.4 Host Board Power Supply Noise Output

5 The host noise output on Vcc1/Vcc2, VccTx/VccTx1, and VccRx/VccRx1 supplies are defined with resistive 6 loads that draws the maximum rated power supported by the host power class, see Figure 11. The resistive 7 loads are connected in place of the module between Vcc1/Vcc2, VccTx/VccTx1, and VccRx/VccRx1 and the 8 Vee. When the noise is measured on the three voltage rails Vcc1/Vcc2, VccTx1, and VccRx/VccRx1, 9 the noise is measured independently on each rail, and the two voltage rails not being tested are left open circuit. Host power supply limits are given in Table 12. The noise power spectrum is measured for each of the 10 3 rails then integrated from 40 Hz to 10 MHz and converted to a voltage, eN Host, with limit specified in Table 11 12 14.

- 13
- 14 15
- 16
- 17
- 18



| Figure | 11. | Host | Noise | Output | Measurem | nt |
|--------|-----|------|-------|--------|----------|----|
| rigure | 11. | nost | noise | Output | weasurem | nτ |

3

#### 4 4.7.5 Module Power Supply Noise Output

5 The QSFP-DD/QSFP-DD800/QSFP-DD1600 modules, when plugged into a reference module compliance 6 board shall generate noise less than the value in Table 14. The module must pass module power supply noise 7 output test in all operating modes. This test ensures the module will not couple excessive noise from in-side 8 the module back onto the host board. A power meter technique, or a spectrum analyzer technique with 9 integration of the spectrum, may be used.

10

11 The RMS module noise voltage output is defined in the frequency band from 40 Hz to 10 MHz. Module noise 12 output shall be measured with an appropriate probing technique at point X, see Figure 12 and must meet limits given in Table 14. The module must pass module power supply noise output test in all operating modes. This 13

14 test ensures the module will not couple excessive noise from inside the module back onto the host board.



## Figure 12: Module Noise Output Measuremnt

#### 1 4.7.6 Module Power Supply Noise Tolerance

2 The QSFP-DD/QSFP-DD800/QSFP-DD1600 modules shall meet all requirements and operate within the design specifications in the presence of a reference noise waveform described in Table 14 superimposed on 3 4 the DC voltage. The reference noise waveform consists of a sinusoidal 40 Hz to 10 MHz noise generated by 5 Osc1 and added to Vcc PSU, see Figure 13. This emulates the worst-case noise that the module must 6 tolerate and operate within the design specifications. The reference noise is generated by Osc1 and amplified 7 by the Power OpAmp then added to Vcc PSU through a Bias-T, see Figure 13. Example of suitable Power 8 OpAmp are Analog Devices ADA4870 (EOL and may not be available) and LT1210, and TI THS3491. With 9 power supply filter components removed, point X measures the noise voltage applied to the module. To 10 facilitate power supply tolerance testing at frequencies < ~100 kHz due to Power OpAmp interaction with PSU and low frequency response of the Bias-T, it is recommended to use noise source Osc2 modulating PSU 11 12 sense line to generate sinusoidal noise directly on the PSU output, see Figure 14. Osc2 amplitude level is 13 adjusted while observing point X amplitude level as defined in Table 14 for module in low power and high-14 power modes. To modulate the PSU sense lines, the PSU must have high speed sense tracking. An example of PSU with high-speed sense tracking are TI TPSM5D1806 and Keysight N6700 with N6781/N6782 plugins. 15 16

17 For modules without or with limited input stage power filtering one may measure the applied noise to the module by measuring point X directly while the module is active and either in low or high-power modes. To 18 19 compensate for input stage power filtering in the module, the DUT module is replaced with a resistive load drawing equivalent current of a module configured in low power mode, the DUT module is then replaced with a 20 21 resistive load drawing equivalent current of a module configured in high power mode. Osc1 and Osc2 are adjusted to produce maximum PSNR level as defined in Table 14 at point X with resistive loads drawing the 22 same power as the module in low and high-power modes. The resistive loads are then replaced with the DUT 23 24 module with the same Osc1/Osc2 amplitude settings that produced the max PSNR with the resistive loads. 25

Notes: An appropriate probing technique is required for noise measurement at point X. For modules with limited or no decoupling directly connected to host PSU, the PSNR can be directly measured at point X with module plugged into the host for module operating in low power and high power modes. Osc1 or Osc2 are adjusted to provide maximum PSNR at point X for a given module in low power and full power modes.

| 3 | 0 |
|---|---|
| 3 | 1 |

32

| Table 14- Fower Supply Output Noise and Tolerance Specifications |         |     |     |     |      |
|------------------------------------------------------------------|---------|-----|-----|-----|------|
| Parameter                                                        | Symbol  | Min | Nom | Max | Unit |
| Host RMS noise output 40 Hz-10 MHz (eN_Host) <sup>1</sup>        |         |     |     | 25  | mV   |
| Module RMS noise output 40 Hz - 10 MHz <sup>2</sup>              |         |     |     | 30  | mV   |
| Module sinusoidal power supply noise tolerance 40 Hz -           | PSNRmod |     |     | 66  | mV   |
| 10 MHz (p-p) <sup>2, 3</sup>                                     |         |     |     |     |      |
| 1. Host must be tested for all supported power classes           |         |     |     |     |      |
| 2. Module must be test at low and high power modes               |         |     |     |     |      |
| 3. Recommended test frequencies:                                 |         |     |     |     |      |
| 40, 50, 60, 70, 80, 90 Hz                                        |         |     |     |     |      |
| 100, 200, 300, 400, 500, 600, 700, 800, 900 Hz                   |         |     |     |     |      |
| 1, 2, 3, 4, 5, 6, 7, 8, 9 kHz                                    |         |     |     |     |      |
| 10, 20, 30, 40, 50, 60, 70, 80, 90 kHz                           |         |     |     |     |      |
| 100, 200, 300, 400, 500, 600, 700, 800, 900 kHz                  |         |     |     |     |      |
| 1, 2, 3, 4, 5, 6, 7, 8, 9, 10 MHz.                               |         |     |     |     |      |

## Table 14- Power Supply Output Noise and Tolerance Specifications



Figure 13: Module High Frequency Noise Tolerance



Figure 14: Module Low Frequency Noise Tolerance

### 1 4.8 ESD

- 2 Where ESD performance is not otherwise specified, e.g., in the Ethernet specification, the QSFP-DD/QSFP-
- 3 DD800/QSFP-DD1600 modules shall meet ESD requirements given in EN61000-4-2, criterion B test
- 4 specification when installed in a properly grounded cage and chassis. The units are subjected to 15 kV air
- 5 discharges during operation and 8 kV direct contact discharges to the case. All the QSFP-DD/QSFP-
- 6 DD800/QSFP-DD1600 modules and host pads including high speed signal pads shall withstand 1000 V
- 7 electrostatic discharge based on Human Body Model per JEDEC JS-001 [8][19] and IEC EN61000-4-2 [7].

## 8 4.9 Clocking Considerations

### 9 **4.9.1 Data Path Description**

Within a module, host electrical and module media lanes are grouped together into a logical concept called a data path. A data path is intended to represent a group of lanes over which a block of data is distributed that will be powered up or down and initialized together. Some examples include a 100GAUI-4 to 100GBASE-SR4 module implementation, where the data path would include four host electrical lanes and four module media lanes, or a 400GAUI-8 to 400GBASE-DR4 module implementation, where the data path would include eight host electrical lanes and four module media lanes.

16

## 17 4.9.2 TX Clocking Considerations

Within a given Tx data path the host is responsible for ensuring that all electrical lanes delivered to the module are frequency synchronous (sourced from the same clock domain). If a module supports multiple Tx data paths running concurrently, the different Tx data paths can either all be in a single clock domain or separate clock domains. The module advertises which of these two modes it supports via the management registers.

If the module supports multiple Tx data paths running concurrently in a single clock domain, the module shall
ensure that active Tx data paths continue to operate undisturbed even as other Tx data paths (and their
associated Tx input lanes) are enabled/disabled by the host.

26

## 27 **4.9.3 Rx Clocking Considerations**

Within a given Rx data path all lanes received on the module media interface are required to be frequency
synchronous (sourced from the same clock domain). If a module supports multiple Rx data paths running
concurrently, the module shall allow the different Rx data paths to be asynchronous from each other (sourced
from separate clock domains).

# 2 **5** Optical Port Mapping and Optical Interfaces

## 3 5.1 Electrical data input/output to optical port mapping

Table 15 defines the mapping for QSFP-DD/QSFP-DD800/QSFP-DD1600 electrical Tx data inputs and Rx
data outputs to optical ports combinations. Note that there is no defined mapping of electrical input/output to
optical wavelengths for WDM applications. The QSFP+ 4 transmit lanes are [Tx1-Tx4] and 4 receive lanes are
[Rx1-Rx4] allows optical port mapping as shown in Table 15, but the Tx/Rx lanes 5-8 should be ignored.

Table 15- Electrical Signal to Optical Port Mapping

8 9

| Electrical<br>data<br>input/output | Optical port mapping (see Figure 15)  |                                                           |                                         |                                                |                                    |
|------------------------------------|---------------------------------------|-----------------------------------------------------------|-----------------------------------------|------------------------------------------------|------------------------------------|
|                                    | Duplex LC,<br>CS, SN, or<br>MDC       | MPO-12, Dual<br>(CS, SN, MDC,<br>Duplex LC, or<br>MPO-12) | MPO-12, Quad<br>(SN or MDC)             | MPO-12 (two<br>row), MPO-16, or<br>Dual MPO-12 | MPO-12, SN,<br>MDC (BiDi)          |
|                                    | 1 TX fiber<br>1 RX fiber <sup>1</sup> | 2 TX fibers<br>2 RX fibers <sup>1</sup>                   | 4 TX fibers<br>4 RX fibers <sup>1</sup> | 8 TX fibers<br>8 RX fibers <sup>1,3</sup>      | 8 Tx (Rx)<br>fibers <sup>2,3</sup> |
| Tx1                                |                                       |                                                           | TX-1                                    | TX-1                                           | TR1                                |
| Tx2                                |                                       |                                                           |                                         | TX-2                                           | RT1                                |
| Tx3                                |                                       | TX-1                                                      | TX-2                                    | TX-3                                           | TR2                                |
| Tx4                                | TX-1                                  |                                                           |                                         | TX-4                                           | RT2                                |
| Tx5                                |                                       |                                                           | TX-3                                    | TX-5                                           | TR3                                |
| Tx6                                |                                       |                                                           |                                         | TX-6                                           | RT3                                |
| Tx7                                |                                       | TX-2                                                      | TX-4                                    | TX-7                                           | TR4                                |
| Tx8                                |                                       |                                                           |                                         | TX-8                                           | RT4                                |
| Rx1                                |                                       |                                                           | RX-1                                    | RX-1                                           | RT1                                |
| Rx2                                |                                       |                                                           |                                         | RX-2                                           | TR1                                |
| Rx3                                |                                       | RX-1                                                      | RX-2                                    | RX-3                                           | RT2                                |
| Rx4                                | RX-1                                  |                                                           |                                         | RX-4                                           | TR2                                |
| Rx5                                | ]                                     |                                                           | RX-3                                    | RX-5                                           | RT3                                |
| Rx6                                | ]                                     |                                                           |                                         | RX-6                                           | TR3                                |
| Rx7                                | ]                                     | RX-2                                                      | RX-4                                    | RX-7                                           | RT4                                |
| Rx8                                |                                       |                                                           |                                         | RX-8                                           | TR4                                |

Notes:

1. TX-n or RX-n where n is the optical port number as defined Figure 15.

2. TRn or RTn where n is the optical port number as defined Figure 15.

3. Some QSFP-DD/QSFP-DD800/QSFP-DD1600 modules may require fewer CS, SN, or MDC connectors. In such cases, Port #1 is always the left-most port. Successive ports then follow sequentially from left-to-right as shown in Figure 15.

10

## 11 5.2 Optical Interfaces

12 The recommended location and numbering of the optical ports for 14 Media Dependent Interfaces (MDI) are

13 shown in Figure 15. The transmit and receive optical lanes shall occupy the positions depicted in Figure 15

14 when looking into the MDI receptacle with the connector keyway feature on top. QSFP-DD/QSFP-

15 DD800/QSFP-DD1600 optical MDI examples are shown for three male MPO receptacles (see Figure 16,

16 Figure 17, and Figure 18) a duplex LC (see Figure 19), a Dual CS connector (see Figure 20), a Quad SN

17 receptacle (see Figure 21), a Quad MDC receptacle (see Figure 22), a Dual SN receptacle (see Figure 23),

1 and a Dual MDC receptacle (see Figure 24), a Dual Duplex LC receptacle (see Figure 25), and a Dual MPO-12

**MPO-16** 

2 receptacle (see Figure 28).



Note: The MPO 12, 2 row optical MDI is used for breakout applications and is not intended for structured cabling applications.

2

RX

ТΧ

**Dual CS** 

ТΧ

Quad SN

**Dual SN** 

RX



**Duplex LC** 



Quad MDC



Dual MDC







Note: For some CS, SN, and MDC use cases, fewer connector ports may be needed. In these cases, Port 1 is
always the left-most port. Successive ports then follow sequentially from left-to-right as shown. Dual Duplex
LC and Dual MPO port shall be positioned belly to belly, and the optical connector keys shall be oriented
towards the side walls of module.

- © QSFP-DD MSA

Figure 15: Optical Media Dependent Interface port assignments

## 2 5.2.1 MPO Optical Cable connections

The optical plug and receptacle for the MPO-12 one row connectors are specified in TIA-604-5 [24] and IEC 61754-7-1 [10], see Figure 16. The optical plug and receptacle for one row MPO-16 connectors are specified in TIA-604-18 [26] and IEC 61754-7-3 [12] and shown in Figure 17. The optical plug and receptacle for the MPO-24 two row connectors are specified in TIA-604-5 [24] and IEC 61754-7-2 [11] see Figure 18. Note: This specification uses the terms MPO-12 in place of the TIA term MPO and MPO-12 Two Row in place of the TIA term MPO Two Row.

- Aligned keys are used to ensure alignment between the modules and the patchcords. The optical connector is
   orientated such that the keying feature of the MPO receptacle is on the top. Note: Two alignment pins are
- 12 present in each receptacle.
- 13





## **Published Specifications**



Figure 17: MPO-16 One row optical patchcord and module receptacle

## **Published Specifications**



Figure 18: MPO-12 Two row optical patchcord and module receptacle

## 1 5.2.2 Duplex LC Optical Cable connection

- 2 The Duplex LC optical plug and module receptacle are specified in TIA-604-10 [24] and IEC 61754-20 [13],
- 3 and shown in Figure 19.



7

## Figure 19: Duplex LC optical patchcord and module receptacle

#### 8 5.2.3 Dual CS Optical Cable connection

9 The Dual CS optical receptacle for a QSFP-DD/QSFP-DD800/QSFP-DD1600 modules are specified in TIA-

- 10 604-19 [27] and shown in Figure 20.
- 11



12



Figure 20: Dual CS connector optical patchcord and module receptacle

## 2 5.2.4 Quad SN Optical Cable connections

3 The Quad SN optical connector and receptacle for QSFP-DD/QSFP-DD800/QSFP-DD1600 module is

specified in SN-60092019 [22] and shown in Figure 21. The top key and offset bottom key are used to ensure
 alignment between the modules and the patch cords.





7 8 9

10

Figure 21: Quad SN optical connector pathcord and four-port module receptacle

## 11 5.2.5 Quad MDC Optical Cable connection

12 The Quad MDC optical plug and receptacle for a QSFP-DD/QSFP-DD800/QSFP-DD1600 modules are

specified in USC-11383001 [28] and shown in Figure 22. The optical connector is orientated such that the
 keying feature of the MDC receptacle is on the top.

15



16 17 18

Figure 22: Quad MDC optical connector patchcord and four-port module receptacle

#### 5.2.6 Dual SN Optical Cable connections 1

- 2 The Dual SN optical connector and receptacle for QSFP-DD/QSFP-DD800/QSFP-DD1600 modules are
- 3 specified in SN-60092019 [22] and shown in Figure 23. The top key and offset bottom key are used to ensure 4
- alignment between the modules and the patch cords.
- 5



- 6 7

Figure 23: Dual SN optical connector patchcord and dual-port module receptacle

- 8 9
- 10

#### 11 **Dual MDC Optical Cable connection** 5.2.7

12 The Dual MDC optical plug and receptacle for a QSFP-DD/QSFP-DD800/QSFP-DD1600 modules are specified in USC-11383001 [28] and shown in Figure 24. The optical connector is orientated such that the 13

keying feature of the MDC receptacle is on the top. 14

15



Figure 24: Dual MDC optical connector patchcord and dual-port module receptacle

- 16 17 18 19 20 21
- 22

## 1 5.2.8 Dual Duplex LC Optical Cable connection

2 The Dual Duplex LC module receptacle for a QSFP-DD Type 2B Module is shown in Figure 26. Each LC

3 Duplex interface is specified in TIA-605-10 [25], and the two LC Duplex ports need to be pitched from 7.3 mm

4 to 7.5 mm apart (Figure 31). The latches of LC plug may exceed the overall module width (see Figure 27). The 5 pitch between the cages in a system design will need to accommodate this excess width but it is not expected

6 that this will reduce port counts in a system.

Note: The dual duplex LC latch width of 23 mm is an informative dimension. The duplex LC pitch dimension 6.25 mm is a basic dimension defined by TIA-604-10 [25] and IEC 61754-20 [13].

9 10

11 12 13

14

15 16

17

7 8



Figure 25: Dual Duplex LC module receptacle (in support of breakout applications)



Figure 26: Dual Duplex LC module receptacle port pitch





## 1 5.2.9 Dual MPO-12 Optical Cable connection

- 2 The Dual MPO-12 module receptacle for a QSFP-DD Type 2B module is shown in Figure 28. Each MPO-12
- interface is specified in TIA-604-5 [24], and the two MPO-12 ports need to be pitched at least 9.4 mm apart
  (Figure 29).'
- 5



Figure 28: Dual MPO module receptacle (in support of breakout applications)



Figure 29: Dual MPO-12 module receptacle port pitch

## 1 5.3 Module Color Coding and Labeling

An exposed feature of the QSFP-DD/QSFP-DD800/QSFP-DD1600 module (a feature or surface extending outside of the bezel) should be color coded as follows:

4 5 Beige for 850nm 6 Blue for 1310nm 7 White for 1550nm 8 Above color coding list is not exhaustive, other specifications may define additional color codes to supplement 9 or override above color coding as needed. 10 11 12 Each QSFP-DD/QSFP-DD800/QSFP-DD1600 module shall be clearly labeled. The complete labeling need not be visible when the QSFP-DD/QSFP-DD800/QSFP-DD1600 module is installed. QSFP-DD recess bottom 13 14 area is the recommended location of the label, but the location of label for QSFP-DD800/QSFP-DD1600 is on 15 the module nose surface. Labeling shall include: 16 Appropriate manufacturing and part number identification 17 Appropriate regulatory compliance labeling 18 19 A manufacturing traceability code 20 The label should also include clear specification of the external port characteristics such as: 21 22 23 Optical wavelength Required fiber characteristics (i.e., MMF/SMF) 24 Operating data rate 25 Interface standards supported 26 Link length supported 27 28 Connector Type 29 30 If required to comply with 9.3, a label must be applied to the top external surface of the module case, warning 31 of high touch temperature. 32 33 The labeling shall not interfere with the mechanical, thermal or EMI features. 34

8

9

27

#### **QSFP-DD** Mechanical and Board Definition 6 1

2 This chapter is the foundation for QSFP-DD, QSFP-DD800 (see chapter 7), and QSFP-DD1600 (see chapter

- 3 8) modules specifications. Below is the list of relevant sections applicable to QSFP-DD800 and QSFP-4 DD1600 in addition to QSFP-DD: 5 6
  - 6.1 Introduction to QSFP-DD/QSFP-DD800/QSFP-DD1600 Modules
  - 6.2 Datums, Dimensions and Component Alignment
    - 6.3 Module Form Factors for QSFP-DD/QSFP-DD800
  - 6.4 Module Flatness and Roughness 6.1
  - 6.6 Module Extraction and Retention Forces.

#### 6.1 Introduction to QSFP-DD/QSFP-DD800/QSFP-DD1600 Modules 10

The cages and modules defined in this chapter are illustrated in Figure 30 (2x1<sup>1</sup> stacked cage and module). 11 12 Figure 31 (press fit cage for surface mount connector), and Figure 32 (illustrate Type 1, Type 2, Type 2A, and Type 2B pluggable modules). All pluggable modules and direct attach cable plugs (both Type 1 and Type 2) 13 must mate to the connectors and cages defined in this specification. The Type 2 module allows an additional 14 extension of the module outside of the cage to allow for flexibility in module design. A Type 2A or Type 2B 15 modules include a heat sink on the extension of the module outside the cage to provide enhanced thermal 16 performance. Modules heatsink and retention clip thermal designs are application specific and not specifically 17 defined by this specification. QSFP-DD/QSFP-DD800/QSFP-DD1600 module flatness and roughness are 18 specified to improve module thermal characteristics when used with a riding heat sink. Recommended riding 19 20 heat sink normal force for power class 5 or higher is at least 25 N. 21

See Appendix B for informative recommendations on overall module length including handle. See Appendix C 22 23 for recommended QSFP-DD heatsink on module extension design for Type 2A and 2B modules, Type 2B modules are only for QSFP-DD800/QSFP-DD1600 operation. See Appendix D for alternate QSFP-24 DD800/QSFP-DD1600 heatsink design for Type 2A module. 25 26





<sup>1</sup> For QSFP-DD1600 currently only 1x1 SMT cage is defined.



## 6.2 Datums, Dimensions and Component Alignment

A listing of the QSFP-DD/QSFP-DD800/QSFP-DD1600 datums for the various components is contained in Table 16. The alignments of some of the datums are noted. To reduce the complexity of the drawings, all dimensions are considered centered unless otherwise specified. Dimensions and tolerancing conform to ASME Y14.5-2009 [4]. All dimensions are in millimeters.

**Table 16- Datums** 

1 2

3

| Datum <sup>1</sup>          | Description                                                               |
|-----------------------------|---------------------------------------------------------------------------|
| А                           | Host Board Top Surface                                                    |
| В                           | Inside surface of bezel                                                   |
| С                           | Distance between Connector terminal thru holes on host board <sup>3</sup> |
| D                           | Hard stop on module <sup>2</sup>                                          |
| Е                           | Width of module <sup>3</sup>                                              |
| F                           | Height of module housing                                                  |
| G                           | Width of module pc board <sup>3</sup>                                     |
| Н                           | Leading edge of signal contact pads on module pc board                    |
| J                           | Top surface of module pc board                                            |
| К                           | Host board thru hole #1 to accept connector guidepost <sup>2</sup>        |
| L                           | Host board thru hole #2 to accept connector guidepost <sup>2</sup>        |
| Μ                           | Width of bezel cut out <sup>3</sup>                                       |
| Р                           | Vertical Center line of internal surface of cage                          |
| S                           | Seating plane of cage on host board                                       |
| Т                           | Hard stop on cage <sup>2</sup>                                            |
| AA                          | Connector slot width <sup>3</sup>                                         |
| BB                          | Seating plane of connector on host board                                  |
| DD                          | Top surface of module housing                                             |
| EE                          | Centerline of module opening to locate paddle card Datum H                |
| FF                          | Centerline of upper port cage height                                      |
| GG                          | Centerline of lower port cage height                                      |
| EE                          | Primary Datum hole for 2x1 Host PCB                                       |
| Notes:                      |                                                                           |
| <ol> <li>All dim</li> </ol> | ensions are in mm.                                                        |
| 2 Dotum                     | a D and T are aligned when accompled (and Figure 22 and Figure 24)        |

Datums D and T are aligned when assembled (see Figure 33 and Figure 34).
 Centerlines of datums AA, C, E, G, M are aligned on the same vertical plane.



NOTES:

LOCATION OF CONTACT POINTS ARE DEFINED BY CONNECTOR SUPPLIERS BASED UPON THE PADDLE CARD PAD LAYOUT

DIMENSION APPLIES TO CAGES WITH SPRING FINGERS

Figure 33: 2X1 stacked press fit connector/cage datum descriptions



Figure 34: Surface mount connector/cage datum descriptions

1

# 5 6.3 Module Form Factors for QSFP-DD/QSFP-DD800/QSFP-DD1600

6 The mechanical outline for the Type 1 module is shown in Figure 35, the Type 2 module is shown in Figure 36, 7 the Type 2A module with nose heat sink is shown in Figure 37, and the Type 2B module with taller nose heat 8 sink is shown in Figure 38. The module shall provide a means to self-lock with either the 2x1 stacked cage or 9 SMT cage upon insertion. The module package dimensions are defined in Figure 40, Figure 41, and Figure 10 42. The dimensions that control the size of the module that extends outside of the cage are listed as maximum 11 dimensions per Note 4.





Figure 36: Type 2 module



Figure 38: Type 2B module

Figure 38 Type 2B Module (Cannot be used in combination with the 2x1 Electrical Connector Mechanical in section 6.7 due to possible mechanical interference)

#### NOTES APPLY TO MODULE DRAWING

- 1. DIMENSIONS AND TOLERANCING CONFORM TO ASME Y14.5-2009.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS.
- 3. UNLESS OTHERWISE SPECIFIED, SHARP CORNERS AND EDGES ARE NOT ALLOWED. ROUND OFF ALL EDGES AND CORNERS TO A MINIMUM RADIUS OF 0.20 MM.
- 4 DIMENSION DEFINES ENLARGED SECTION OF TRANSCEIVER THAT EXTENDS OUTSIDE OF CAGE TO ACCOMMODATE MATING PLUG AND ACTUATOR MECHANISM.
- 5 SURFACES ON ALL 4 SIDES OF THE 12.4 MIN DIMENSION TO BE CONDUCTIVE FOR CONNECTION TO CHASSIS GROUND.
- 6 DIMENSION APPLES TO LATCH MECHANISM.
- DIMENSION APPLIES TO THE LOCATION OF THE EDGE OF THE MODULE BOARD PAD, DATUM H. CONTACTS 21, 22, 36 AND 37 ARE VISIBLE.
- 8 DIMENSION TO INCLUDE BAIL TRAVEL.
- 9 DIMENSION APPLY TO OPENINGS IN THE HOUSING.
- 10 OPTIONAL FEATURE TO AID INSPECTION OF DIMENSIONS FROM DATUM D.
- AND MIN WIDTH OF 13MM. SURFACE TO BE THERMALLY CONDUCTIVE. SEE SECTION 6.4, TABLE 17 AND TABLE 18 FOR FLATNESS AND ROUGHNESS REQUIREMENTS.
- 12 HIGHER WATTAGE MODULES MAY REQUIRE ADDITIONAL SPACE FOR COOLING.
- BLOCKING FEATURE IS CRITICAL TO APPLICATION FUNCTION. A RADIUS OF  $0.2 \pm 0.05$  MM IS REQUIRED ON THE LEADING EDGES OF THIS FEATURE.
- 14 NO LABEL SHALL BE APPLIED IN THIS AREA. ETCHINGS ARE ALLOWED BUT MUST NOT AFFECT THERMAL PERFORMANCE..
- THE LABEL(S) SHALL NOT INTERFERE WITH THE MECHANICAL, THERMAL, OR EMI PERFORMANCE AND MUST NOT VIOLATE NOTE 5.
- 16 DIMENSION APPLIES TO LATCH POCKET
- /1 OPTIONAL FEATURE TO AID IN TOOLING STRENGTH.









4 5 6

Figure 40: Drawing of the QSFP-DD module







#### Figure 42: Detailed dimensions of the QSFP-DD module opening

## 1 6.4 Module Flatness and Roughness

2 QSFP-DD/QSFP-DD800/QSFP-DD1600 module flatness and roughness are specified to improve module

- 3 thermal characteristics when used with a riding heat sink. Relaxed specifications are used for lower power
- 4 modules to reduce cost. The module flatness and roughness specifications apply to the specified heat sink
- 5 contact area for QSFP-DD by Figure 40 and Figure 41 and for QSFP-DD800 by Figure 61. Specifications for
- 6 QSFP-DD/QSFP-DD800/QSFP-DD1600 Module flatness and surface roughness are shown in Table 17 (see
- Figure 40 and Figure 61 note 11). Flatness and roughness specifications applies to both top and bottom
- 8 surfaces of the modules. Power class 1Cu is dedicated to passive copper cables with a more relaxed flatness
   9 of 0.15 mm.
- 10
- 11

 Table 17- QSFP-DD modues formfactor flatness specifications

| Power Class <sup>1</sup>                                                 | Module Flatness (mm) | Surface Roughness (Ra, µm) |  |  |  |
|--------------------------------------------------------------------------|----------------------|----------------------------|--|--|--|
| 1Cu <sup>2</sup>                                                         | 0.15                 | 1.6                        |  |  |  |
| 1                                                                        | 0.075                | 1.6                        |  |  |  |
| 2                                                                        | 0.075                | 1.6                        |  |  |  |
| 3                                                                        | 0.075                | 1.6                        |  |  |  |
| 4                                                                        | 0.075                | 1.6                        |  |  |  |
| 5                                                                        | 0.050                | 0.8                        |  |  |  |
| 6                                                                        | 0.050                | 0.8                        |  |  |  |
| 7                                                                        | 0.050                | 0.8                        |  |  |  |
| 8                                                                        | 0.050                | 0.8                        |  |  |  |
| 1. QSFP-DD/QSFP-DD800/QSFP-DD1600 power classes are defined in Table 12. |                      |                            |  |  |  |

2. Power class 1Cu maximum power dissipation is the same as power class 1.

12

To improve thermal performance, optional enhanced surface specifications are specified in Table 18. This is an optional specification and does not override the required specifications in Table 17.

15 16

#### Table 18- Optional Enhanced Module flatness specifications

| Power Class | Module Flatness (mm) | Surface Roughness (Ra, µm) |
|-------------|----------------------|----------------------------|
| 8           | 0.025                | 0.4                        |

#### 6.5 **QSFP-DD** module paddle card dimensions notes

Notes for module paddle cards drawings applies to Figure 43 and Figure 44.

2 3

1

NOTES APPLY TO MODULE PADDLE CARD:

- 1. DIMENSIONS AND TOLERANCING CONFORM TO ASME Y14.5-2009
- 2. ALL DIMENSIONS ARE IN MILLIMETERS
- 3. NO SOLDER MASK WITHIN 0.05 MM OF ALL DEFINED CONTACT PAD EDGES
- 4. NO SOLDER MASK BETWEEN END CONTACTS AND THE SIDES OF THE PADDLE CARD
- 5 DATUM H IS ESTABLISHED WITH DATUM TARGET POINTS AT THE LEADING EDGE OF THE OUTERMOST SIGNAL CONTACT PADS TO BE RE-ESTABLISHED ON EACH SIDE
- $\stackrel{\frown}{6}$  DIMENSION APPLIES FROM THE FIRST SET OF SIGNAL PADS TO THE SECOND SET OF SIGNAL PADS
- Z
   DIMENSION AND TOLERANCE APPLIES TO ALL GROUND PADS ON BOTH TOP AND BOTTOM

   SIDE OF PADDLE CARD
- 8
   DIMENSION AND TOLERANCE APPLIES TO ALL POWER PADS ON BOTH TOP AND BOTTOM

   SIDE OF PADDLE CARD
- 9 DIMENSION AND TOLERANCE APPLIES TO ALL SIGNAL PADS ON BOTH TOP AND BOTTOM SIDE OF PADDLE CARD
- $\frac{10}{10}$  A ZERO GAP IS ALLOWED FOR A CONTINIOUS SIGNAL PADS ON BOTH TOP AND BOTTOM
- APPLIES TO ALL SIGNAL PAD TO PRE-WIPE SPACING
- 12 PRE-WIPE PADS (SHADED AREA), ON MODULE CARD HOST ARE OPTIONAL
- 13 PRE-WIPE PADS (UNSHADED AREA), ARE REQUIRED EXCEPT IN CONTINUOUS POWER AND GROUND DESIGNS
- A PADDLE CARD THICKNESS IS MEASURED OVER PADS VIAS MUST NOT BE PROUD OF THE PAD SURFACE
- $\frac{15}{15}$  MINIMUM DIMENSION REQUIRED FOR MATING SEQUENCE BETWEEN SIGNAL AND GROUND PADS
- 16 COMPONENT KEEP OUT AREA MUST MEASURE FROM DATUM H
  - A SINGLE, DOUBLE AND TRIPLE SPLIT IN THE PRE-WIPE SIGNAL PAD IS OPTIONAL. AND IF IMPLEMENTED THE RESULTING 2, 3, AND 4 PADS SHALL BE SEPARATED WITH A GAP OF 0.13+/- 0.05

- 0.38 MICROMETERS MINIMUM GOLD OVER
- 1.27 MICROMETERS MINIMUM NICKEL ALTERNATE CONTACT PAD PLATING
- 0.05 MICROMETERS MINIMUM GOLD OVER
  - 0.30 MICROMETERS MINIMUM GOLD OVER
  - 1.27 MICROMETERS MINIMUM PALLADIOM







Figure 44: Detail module pad dimensions

## 5 6.6 Module Extraction and Retention Forces

The normative requirements for QSFP-DD/QSFP-DD800/QSFP-DD1600 insertion forces, extraction forces and
 retention forces are specified in Appendix A. The contact pad plating shall meet the requirements in 6.5.

# 9 6.7 QSFP-DD 2x1 Stacked Electrical Connector Mechanical

Each of the QSFP-DD stacked connectors are a 76-contacts right angle connector. The integrated connector in a 2x1 stacked cage is shown in Figure 45 with detailed drawings in Figure 46, Figure 47 and Figure 48.

© QSFP-DD MSA

- Recommendations for the 2x1 stacked cage bezel opening are shown in Figure 49. Recommended host PCB
- layout are shown in Figure 51 and Figure 52.



23

### Figure 45: Integrated connector in the 2x1 stacked cage

- 1. DIMENSIONS AND TOLERANCING CONFORM TO ASME Y14.5-2009.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS.
- $\sqrt{3}$  DIMENSIONS FROM INSIDE SURFACES OF SPRING FINGERS WHEN FULLY DEPRESSED
- 4 CONNECTOR REMOVED FOR CLARITY
- 5 APPLIES TO ALL SPRING FINGERS ON ALL SIDES
- 6 EXTERNAL CAGE DIMENSIONS DOES, NOT INCLUDE FOLDING TABS
- 7 LENGTH OF CAGE AND SIGNAL TAILS
- 8 PRESS FIT CAGE PINS APPLY TO RIGHT SIDE OF CAGE
- 9 PRESS FIT CAGE PINS APPLY TO LEFT SIDE OF CAGE
- 10 PRESS FIT OFFSET BETWEEN RIGHT AND LEFT SIDE OF CAGE
- DIMENSIONS INCLUDE BACKCOVER
- SIZE AND POSITION OF CAGE AND CONNECTOR PRESS FIT PINS SHALL BE DEFINED BY EACH SUPPLIER BASED UPON THE PCB FORMAT FOOTPRINT LAYOUT
- 13 CAVITY FOR HEATSINK IS OPTIONAL
- CONTACT PIN DIMENSION MEASURED FROM DATUM T.
- (15) CONTACT PIN DIMENSION MEASURED FROM DATUM T1.



Figure 46: 2x1 stacked cage

28.7 <u>/8</u> REF - 30.85±0.1

43.68 🛆 REF

26 MAX

S

A 2.6
#### **Published Specifications**



Figure 47: 2x1 stacked cage dimensions



# FORWARD CONTACTS REAR CONTACTS

Figure 48: Connector pads in 2x1 stacked cage as viewed from front



#### 1 6.7.1 QSFP-DD 2x1 Connector and Cage host PCB layout

2 A typical host board mechanical layout for attaching the QSFP-DD 2x1 Connector and Cage system is shown

- 3 in Figure 50 and Figure 51. Location of the pattern on the host board is application specific. To achieve 56
- 4 Gbps (28 GBd) operation the pad dimensions and associated tolerance must be adhered to and attention paid 5 to the host layout.
- 6





Figure 51: 2X1 Host PCB layout





# **6.8 QSFP-DD Surface Mount Electrical Connector Mechanical**

The QSFP-DD Connector is a 76-contact, right angle connector. The SMT connector in a 1xN cage is shown in
Figure 53 with detailed drawings in Figure 54 and Figure 55 and Figure 57. SMT connector view and
connector detail designs are shown in Figure 56 and Figure 57. Recommendations for the SMT cage bezel
opening are shown in Figure 58.

- 5 6 7
- 8
- 9

10

11 12 13

14 15

Figure 53: SMT connector in 1xN cage

- Notes apply to SMT 1xN cage drawing, see Figure 53, Figure 54, and Figure 55.
  - 1. DIMENSIONING AND TOLERANCING CONFORM TO ASME Y14.5-2009
  - 2. ALL DIMENSIONS ARE IN MILLIMETERS.
  - DIMENSIONS FROM INSIDE SURFACES OF SPRING FINGERS WHEN FULLY DEPRESSED
  - ACAVITY FOR HEATSINK IS OPTIONAL
  - APPLIES TO ALL SPRING FINGERS ON ALL SIDES.
  - A DATUM S IS DEFINED BY SEATING PLANE ON HOST BOARD
  - SIZE OF CAGE PRESS FIT PINS SHALL BE DEFINED BY EACH SUPPLIER BASED UPON THE PCB FOOTPRINT LAYOUT
  - THIS SURFACE REFERENCES POTENTIAL FEATURES TO SUPPORT MODULES





TOP VIEW

1 2 3 4

Figure 54: SMT 1x1 cage overview



Figure 55: SMT 1x1 cage detail design



FRONT VIEW



SIDE VIEW





1234567

Figure 57: SMT 1x1 connector detail design

Note: Contact Dimension Measured from Datum T







#### 6.8.1 QSFP-DD Surface mount connector and cage host PCB layout

A typical host board mechanical layout for attaching the QSFP-DD surface mount Connector and Cage System is shown in Figure 59 and Figure 60. Location of the pattern on the host board is application specific.

> 7 8

1

2

To achieve 25-50 Gbps performance pad dimensions and associated tolerances must be adhered to and attention paid to the host board layout.

Notes for host PCB requirements (see Figure 59):

1. THE ENTIRE AREA UNDER THE CONDUCTOR (INSIDE DASHED LINES), IS TO BE CONSIDERED A KEEP OUT AREA FOR COMPONENTS.

2 HATCHED AREAS SHOULD REPRESENT ZONES ON THE PCB THAT COME IN CONTACT WITH OR CLOSE PROXIMITY TO THE PLASTIC HOUSING OR THE CONNECTOR CAGE. INDICATED AREAS TO BE CONSIDERED TRACE FREE.







Figure 60: SMT Connector and host PCB contact numbers

#### QSFP-DD800 Mechanical and Board Definition 7 1

2 Some of the QSFP-DD800 module mechanical specifications are common with QSFP-DD, below are the list of 3 relevant sections applicable to QSFP-DD800/QSFP-DD1600: 4

- 6.1 Introduction to QSFP-DD/QSFP-DD800/QSFP-DD1600 Modules
  - 6.2 Datums, Dimensions and Component Alignment
- 6.3 Module Form Factors for QSFP-DD/QSFP-DD800/QSFP-DD1600
- 6.4 Module Flatness and Roughness
- 6.6 Module Extraction and Retention Forces.
- 8 9

5

6

7

#### 7.1 Introduction 10

11 The module paddle card dimensions of the QSFP-DD800 have been improved to support 112 Gb/s PAM4 (up to 56 GBd) serial data rates, see Section 7.3. 12

13

QSFP-DD800 supports multiple connector/cage form factors. QSFP-DD800 cages/connectors/modules are 14 compatible with QSFP-DD cages/connectors/modules. QSFP-DD cages/connectors also accepts QSFP family 15 of modules. Examples of QSFP-DD800 cages are: 16

- 1x1 surface mount connector/cage
- 2x1 surface mount connector/cage
- 2x1 surface mount connector/cage with cabled high-speed host interconnects on the top connector/ . upper port of the cage.
- 20 21

17 18

19

#### 22 7.2 QSFP-DD800 module mechanical dimensions

For QSFP-DD800 modules the bottom surface of the module within the cage shall be flat without a pocket. 23

The options for the position of the label could include the bottom surface of the module that protrudes outside 24

25 the bezel of the cage or etched into the metal surface. Caution should be exercised that any etchings do not

affect thermal performance. Flatness and roughness specs as defined in 6.4 apply for both top and bottom 26

surfaces of QSFP-DD800 module, see Figure 61 and Figure 62. 27

#### NOTES APPLY TO MODULE DRAWING

- 1. DIMENSIONS AND TOLERANCING CONFORM TO ASME Y14.5-2009.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS.
- 3. UNLESS OTHERWISE SPECIFIED, SHARP CORNERS, EDGES, AND BURRS ARE NOT ALLOWED. ROUND OFF ALL EDGES AND CORNERS TO A MINIMUM RADIUS OF 0.20 MM.
- DIMENSION DEFINES ENLARGED SECTION OF TRANSCEIVER THAT EXTENDS OUTSIDE OF CAGE TO ACCOMMODATE MATING PLUG AND ACTUATOR MECHANISM.
- 5 SURFACES ON ALL 4 SIDES OF THE 12.4 MIN DIMENSION TO BE CONDUCTIVE FOR CONNECTION TO CHASSIS GROUND.
- 6

DIMENSION APPLIES TO LATCH MECHANISM.

- DIMENSION APPLIES TO THE LOCATION OF THE EDGE OF THE MODULE BOARD PAD, DATUM H, CONTACTS 21, 22, 36 AND 37 ARE VISIBLE.
- 8 DIMENSION TO INCLUDE BAIL TRAVEL.
- 9 DIMENSION APPLY TO OPENINGS IN THE HOUSING.
- 10 OPTIONAL FEATURE TO AID INSPECTION OF DIMENSIONS FROM DATUM D.
- FLATNESS AND SURFACE ROUGHNESS (Ra) APPLIES FOR INDICATED LENGTH AND MIN WIDTH OF 13MM. SURFACE TO BE THERMALLY CONDUCTIVE. SEE SECTION 6.4, TABLE 17 AND TABLE 18 FOR FLATNESS AND ROUGHNESS REQUIREMENTS.
- 12 HIGHER WATTAGE MODULES MAY REQUIRE ADDITONAL SPACE FOR COOLING.
- BLOCKING FEATURE IS CRITICAL TO APPLICATION FUNCTION. A RADIUS OF 0.2 ± 0.05 MM IS REQUIRED ON THE LEADING EDGES OF THIS FEATURE.
- NO LABEL SHALL BE APPLIED IN THIS AREA. ETCHINGS ARE ALLOWED BUT MUST NOT AFFECT THERMAL PERFORMANCE.
- THE LABEL(S) MUST NOT INTERFERE WITH THE MECHANICAL, THERMAL, OR EMI PERFORMANCE AND MUST NOT VIOLATE NOTE 5.
- 16 DIMENSION APPLIES TO LATCH POCKET.
- 17 OPTIONAL FEATURE TO AID IN TOOLING STRENGTH

#### **Published Specifications**



Figure 61: QSFP-DD800 module dimensions



# Figure 62: QSFP-DD800 module leading edge dimensions



#### Figure 63: Detailed dimensions of the module opening

#### 1 2 3 4

5

7.3 QSFP-DD800 improved module paddle card dimensions

The QSFP-DD800 module paddle card pad dimensions have been modified to support 112 Gb/s PAM4 (56 GBd) serial data rates. See Figure 64 and Figure 65 for QSFP-DD800 module updated paddle card pad dimensions. All other module dimensions, except for the pads, remain the same as the QSFP-DD Hardware Specification defined in Chapter 6.

NOTES APPLY TO MODULE PADDLE CARD:

- 1. DIMENSIONS AND TOLERANCING CONFORM TO ASME Y14.5-2009
- 2. ALL DIMENSIONS ARE IN MILLIMETERS
- 3. NO SOLDER MASK WITHIN 0.05 MM OF ALL DEFINED CONTACT PAD EDGES
- 4. NO SOLDER MASK BETWEEN END CONTACTS AND THE SIDES OF THE PADDLE CARD

| $\wedge$ |                                                                |
|----------|----------------------------------------------------------------|
| ∕5∖      | DATUM H IS ESTABLISHED WITH DATUM TARGET POINTS AT THE LEADING |
|          | EDGE OF THE OUTERMOST SIGNAL CONTACT PADS TO BE RE-ESTABLISHED |
|          | ON EACH SIDE                                                   |

- 6 DIMENSION APPLIES FROM THE FIRST SET OF SIGNAL PADS TO THE SECOND SET OF SIGNAL PADS
- Z
   DIMENSION AND TOLERANCE APPLIES TO ALL GROUND PADS ON BOTH TOP AND BOTTOM

   SIDE OF PADDLE CARD
- 8 DIMENSION AND TOLERANCE APPLIES TO ALL POWER PADS ON BOTH TOP AND BOTTOM SIDE OF PADDLE CARD
- 9 DIMENSION AND TOLERANCE APPLIES TO ALL SIGNAL PADS ON BOTH TOP AND BOTTOM SIDE OF PADDLE CARD
- $\frac{10}{10}$  A ZERO GAP IS ALLOWED FOR A CONTINIOUS SIGNAL PADS ON BOTH TOP AND BOTTOM
- $\sqrt{11}$  APPLIES TO ALL SIGNAL PAD TO PRE-WIPE SPACING
- 2 PRE-WIPE PADS (SHADED AREA), ON MODULE CARD HOST ARE OPTIONAL
- 13 PRE-WIPE PADS (UNSHADED AREA), ARE REQUIRED EXCEPT IN CONTINUOUS POWER AND GROUND DESIGNS
- PADDLE CARD THICKNESS IS MEASURED OVER PADS VIAS MUST NOT BE PROUD OF THE PAD SURFACE
- 15 MINIMUM DIMENSION REQUIRED FOR MATING SEQUENCE BETWEEN SIGNAL AND GROUND PADS
- 16 COMPONENT KEEP OUT AREA MUST MEASURE FROM DATUM H
  - A SINGLE, DOUBLE AND TRIPLE SPLIT IN THE PRE-WIPE SIGNAL PAD IS OPTIONAL. AND IF IMPLEMENTED THE RESULTING 2, 3, AND 4 PADS SHALL BE SEPARATED WITH A GAP OF 0.13+/- 0.05
- CONTACT PAD PLATING 0.38 MICROMETERS MINIMUM GOLD OVER 1.27 MICROMETERS MINIMUM NICKEL ALTERNATE CONTACT PAD PLATING 0.05 MICROMETERS MINIMUM GOLD OVER 0.30 MICROMETERS MINIMUM PALLADIUM OVER 1.27 MICROMETERS MINIMUM NICKEL



#### **Published Specifications**

#### **QSFP-DD MSA Hardware Rev 7.0**



### 1 7.4 QSFP-DD800 1x1 SMT connector/cage

- 2 The 1x1 SMT connector/cage mechanical outline for QSFP-DD800 is the same as the QSFP-DD 1x1
- 3 connector/cage, see 6.8.

### 4 7.4.1 Surface mount connector and cage host PCB layout

5 A typical host board mechanical layout for attaching the QSFP-DD surface mount Connector and Cage System 6 is shown in Figure 66. Location of the pattern on the host board is application specific.

8 To achieve 112 Gbps (56 GBd) operation the QSFP-DD800 pad dimensions and associated tolerances have 9 improved compared to QSFP-DD and one must adhere and pay attention to the host board layout.

10

7

- 11 Notes for host PCB requirements (see Figure 66):
  - 1. THE ENTIRE AREA UNDER THE CONDUCTOR (INSIDE DASHED LINES), IS TO BE CONSIDERED A KEEP OUT AREA FOR COMPONENTS.

2 HATCHED AREAS SHOULD REPRESENT ZONES ON THE PCB THAT COME IN CONTACT WITH OR CLOSE PROXIMITY TO THE PLASTIC HOUSING OR THE CONNECTOR CAGE. INDICATED AREAS TO BE CONSIDERED TRACE FREE.





#### 1 7.5 2x1 Surface Mount Technology (SMT) Connector/Cage

The QSFP-DD800 2x1 SMT connector/cage mechanical outline has similar dimensions as the QSFP-DD 2x1
 press fit connector/cage, see 6.7.

#### 4 7.5.1 2x1 SMT Connector/Cage System

Each of the QSFP-DD800 stacked connectors are a 76-contacts right angle connector A typical host board
mechanical layout for attaching the QSFP-DD800 surface mount connector and cage system are shown in
Figure 67 and Figure 68. The QSFP-DD800 connector and cage supports multiple host PCB implementations,
see Figure 73 and Figure 74. Location of the pattern on the host board is application specific.

10 To achieve 112 Gbps (56 GBd) operation the QSFP-DD800 pad dimensions and associated tolerances have 11 improved compared to QSFP-DD and one must adhere and pay attention to the host board layout.

- 12
- 13
- 1. DIMENSIONS AND TOLERANCING CONFORM TO ASME Y14.5-2009.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS.
- /3 DIMENSIONS FROM INSIDE SURFACES OF SPRING FINGERS WHEN FULLY DEPRESSED
- 4 CONNECTOR REMOVED FOR CLARITY
- $\sqrt{5}$  APPLIES TO ALL SPRING FINGERS ON ALL SIDES
- 6 EXTERNAL CAGE DIMENSIONS DOES, NOT INCLUDE FOLDING TABS
- 7 LENGTH OF CAGE AND SIGNAL TAILS
- /8 PRESS FIT CAGE PINS APPLY TO RIGHT SIDE OF CAGE
- 9 PRESS FIT CAGE PINS APPLY TO LEFT SIDE OF CAGE
- 10 PRESS FIT OFFSET BETWEEN RIGHT AND LEFT SIDE OF CAGE
- DIMENSIONS INCLUDE BACKCOVER
- SIZE AND POSITION OF CAGE AND CONNECTOR PRESS FIT PINS SHALL BE DEFINED BY EACH SUPPLIER BASED UPON THE PCB FORMAT FOOTPRINT LAYOUT
- 13 CAVITY FOR HEATSINK IS OPTIONAL
- CONTACT PIN DIMENSION MEASURED FROM DATUM T.
- 15 CONTACT PIN DIMENSION MEASURED FROM DATUM T1.





#### **Published Specifications**



### Figure 68: QSFP-DD800 2x1 SMT cage dimensions



FORWARD CONTACTS REAR CONTACTS

Figure 69: Connector pads in 2x1 SMT stacked cage as viewed from front







#### 1 7.5.2 2x1 SMT Connector and Cage host PCB layout

2 Examples of host board layout implementations for attaching the QSFP-DD800 2x1 connector and cage

3 system implementation 1 is shown in Figure 73 and implementation 2 is shown in Figure 74. The detail host

4 PCB layout for QSFP-DD800 is shown in Figure 75. Location of the pattern on the host board is application

5 specific. To achieve 112 Gbps (56 GBd) operation pad dimensions and associated tolerance must be adhered

6 to and attention paid to the host layout.





- 1 2 3
- Notes for host PCB requirements (see Figure 73, Figure 74, and Figure 75):
  - 1. THE ENTIRE AREA UNDER THE CONDUCTOR (INSIDE DASHED LINES), IS TO BE CONSIDERED A KEEP OUT AREA FOR COMPONENTS.

2 HATCHED AREAS SHOULD REPRESENT ZONES ON THE PCB THAT COME IN CONTACT WITH OR CLOSE PROXIMITY TO THE PLASTIC HOUSING OR THE CONNECTOR CAGE. INDICATED AREAS TO BE CONSIDERED TRACE FREE.



- 6 7
- 8
- 9

Figure 73: 2x1 SMT Connector and Cage PCB Layout Implementation 1

#### **Published Specifications**









#### QSFP-DD1600 Mechanical and Board Definition 8 1

Some of the QSFP-DD1600 module mechanical specifications are common with QSFP-DD/QSFP-DD800, 2 3 below are the list of relevant sections applicable to QSFP-DD1600:

- 6.1 Introduction to QSFP-DD/QSFP-DD800/QSFP-DD1600 Modules
  - 6.2 Datums, Dimensions and Component Alignment
- 6.3 Module Form Factors for QSFP-DD/QSFP-DD800/QSFP-DD1600
- 6.4 Module Flatness and Roughness
- 7 8 - 6.6 Module Extraction and Retention Forces
  - 6.8 QSFP-DD Surface Mount Electrical Connector Mechanical
- 7.2 QSFP-DD800 module mechanical dimensions 10
- 7.3 QSFP-DD800 improved module paddle card dimensions. 11
- 12

4 5

6

9

#### 8.1 Introduction 13

The module paddle card dimensions of the QSFP-DD1600 are based on QSFP-DD800 improved card edge 14 connector that supports 224 Gb/s PAM4 (up to 112 GBd) serial data rates, see Section 7.3. 15

- 16 QSFP-DD1600 supports multiple connector/cage form factors. QSFP-DD1600 cages and connectors are 17 18 compatible with QSFP-DD/QSFP-DD800 cages/connectors/modules, QSFP-DD1600 cages/connectors also accepts QSFP+ family of modules. Current implementation of QSFP-DD1600 cage is based on 1x1 surface 19 20 mount connector/cage.
- 21

#### 8.2 QSFP-DD1600 module mechanical dimensions 22

QSFP-DD1600 module mechanical dimensions are based on QSFP-DD800 mechanical in section 7.2, based 23 24 drawing shown in Figure 61 and Figure 62. QSFP-DD1600 improved module latch pocket is shown in Figure 76 and the module leading edge Detail 1 shown in Figure 77. 25

27 Appendix E shows a thermally improved QSFP-DD1600 module design with bottom heat sink and PCB cutout. 28

29

26



#### Figure 76: QSFP-DD1600 module latch pocket



1

## Figure 77: QSFP-DD1600 Detail 1

## 5 8.3 QSFP-DD1600 improved module paddle card dimensions

The QSFP-DD1600 module paddle card pre-wipe and signal pad start have a tighter tolerance to support 224
 Gb/s PAM4 (112 GBd) serial data rates, all other dimension are identical to QSFP-DD800 paddle card Figure
 64 and Figure 65. QSFP-DD1600 module improved paddle card dimensions shown in Figure 78 and the detail

9 module paddle card dimension shown in Figure 79.

 $\wedge$ 

NOTES APPLY TO MODULE PADDLE CARD:

- 1. DIMENSIONS AND TOLERANCING CONFORM TO ASME Y14.5-2009
- 2. ALL DIMENSIONS ARE IN MILLIMETERS
- 3. NO SOLDER MASK WITHIN 0.05 MM OF ALL DEFINED CONTACT PAD EDGES
- 4. NO SOLDER MASK BETWEEN END CONTACTS AND THE SIDES OF THE PADDLE CARD

| ∕5∖ | $_{ m L}$ DATUM H IS ESTABLISHED WITH DATUM | M TARGET POINTS AT THE | E LEADING  |
|-----|---------------------------------------------|------------------------|------------|
|     | EDGE OF THE OUTERMOST SIGNAL CO             | ONTACT PADS TO BE RE-E | STABLISHED |
|     | ON EACH SIDE                                |                        |            |

- 6 DIMENSION APPLIES FROM THE FIRST SET OF SIGNAL PADS TO THE SECOND SET OF SIGNAL PADS
- $\overline{7}$  DIMENSION AND TOLERANCE APPLIES TO ALL GROUND PADS ON BOTH TOP AND BOTTOM SIDE OF PADDLE CARD
- 8 DIMENSION AND TOLERANCE APPLIES TO ALL POWER PADS ON BOTH TOP AND BOTTOM SIDE OF PADDLE CARD
- 9 DIMENSION AND TOLERANCE APPLIES TO ALL SIGNAL PADS ON BOTH TOP AND BOTTOM SIDE OF PADDLE CARD
- $\frac{10}{10}$  A ZERO GAP IS ALLOWED FOR A CONTINIOUS SIGNAL PADS ON BOTH TOP AND BOTTOM
- 11 APPLIES TO ALL SIGNAL PAD TO PRE-WIPE SPACING
- $\sqrt{12}$ , PRE-WIPE PADS (SHADED AREA), ON MODULE CARD HOST ARE OPTIONAL
- 13 PRE-WIPE PADS (UNSHADED AREA), ARE REQUIRED EXCEPT IN CONTINUOUS POWER AND GROUND DESIGNS
- A PADDLE CARD THICKNESS IS MEASURED OVER PADS VIAS MUST NOT BE PROUD OF THE PAD SURFACE
- 15 MINIMUM DIMENSION REQUIRED FOR MATING SEQUENCE BETWEEN SIGNAL AND GROUND PADS
- 16 COMPONENT KEEP OUT AREA MUST MEASURE FROM DATUM H
- $\frac{1}{1}$  A SINGLE, DOUBLE AND TRIPLE SPLIT IN THE PRE-WIPE SIGNAL PAD IS OPTIONAL. AND IF IMPLEMENTED THE RESULTING 2, 3, AND 4 PADS SHALL BE SEPARATED WITH A GAP OF 0.13+/- 0.05

#### (18) CONTACT PAD PLATING

0.38 MICROMETERS MINIMUM GOLD OVER 1.27 MICROMETERS MINIMUM NICKEL ALTERNATE CONTACT PAD PLATING 0.05 MICROMETERS MINIMUM GOLD OVER 0.30 MICROMETERS MINIMUM PALLADIUM OVER 1.27 MICROMETERS MINIMUM NICKEL



Figure 78: QSFP-DD1600 improved module paddle card dimension

1



Figure 79: QSFP-DD1600 improved detail module paddle card dimensions
#### 1 8.4 QSFP-DD1600 1x1 SMT connector/cage

- 2 The 1x1 SMT connector/cage mechanical outline for QSFP-DD1600 is similar to the QSFP-DD 1x1
- connector/cage, see 6.8, but single contact ground host pads are replaced with dual ground host pads to
   decrease the crosstalk.

#### 5 8.4.1 Surface mount connector and cage host PCB layout

A typical host board mechanical layout for attaching the QSFP-DD1600 surface mount Connector and Cage
 System is shown in Figure 66. Location of the pattern on the host board is application specific.

8

9 To achieve 224 Gbps (112 GBd) operation the QSFP-DD1600 pad dimensions and associated tolerances 10 have been improved as compared to QSFP-DD800, and one must adhere and pay attention to the host board 11 layout.

12

14

- 13 Notes for host PCB requirements (see Figure 66):
  - 1. THE ENTIRE AREA UNDER THE CONDUCTOR (INSIDE DASHED LINES), IS TO BE CONSIDERED A KEEP OUT AREA FOR COMPONENTS.

2 HATCHED AREAS SHOULD REPRESENT ZONES ON THE PCB THAT COME IN CONTACT WITH OR CLOSE PROXIMITY TO THE PLASTIC HOUSING OR THE CONNECTOR CAGE. INDICATED AREAS TO BE CONSIDERED TRACE FREE.



Figure 80: QSFP-DD1600 reduced pad SMT host PCB layout

### 1 8.4.2 QSFP-DD1600 Host Pad Assignment

2 For improved crosstalk QSFP-DD1600 host connector pads have dual grounds, see Figure 81. QSFP-

3 DD1600 connector/cage systems are backward compatible with QSFP-DD/QSFP-DD800/QSFP+ family of

- 4 modules. Within the QSFP-DD1600 connector/cage system ground pads at the paddle card transition into
- dual host ground pads. QSFP-DD1600 paddle card pad assignment is identical to QSFP-DD family of form
   factors, see Figure 2. Within the QSFP-DD1600 connector/cage system ground pads at the paddle card
- rectors, see Figure 2. Within the QSFP-DD root connector/cage system ground pads at the paddle card
   transition into dual host ground pads, in addition VccRx, VccRx1, VccTx1, and VccTx also transition to being
- 8 dual host pads.



Figure 81: QSFP-DD1600 Host Pad Assignment

#### 1 8.5 QSFP-DD1600 Surface Mount Electrical Connector Mechanical

The QSFP-DD1600 Connector is a 76-contact, right angle edge connector compatible with QSFP-DD interface
 specifications in Figure 69. The SMT connector in a 1xN cage is shown in Figure 53 with detailed drawings

4 shown in Figure 54, Figure 55, and Figure 57 (FRONT VIEW only). For recommendations of the SMT cage

bezel opening, see Figure 58. QSFP-DD1600 SMT connector view and connector detail designs are shown in
 Figure 82.



Figure 82: QSFP-DD1600 SMT 1x1 connector detail design

#### 1 8.6 QSFP-DD1600 Cage Flap

- 2 For QSFP-DD1600 SMT 1xN cage drawing detail drawings, see Figure 54 and Figure 56. For improved
- 3 QSFP-DD1600 cage flap see Figure 83.





# **9 Module Environmental and Thermal Requirements**

2 QSFP-DD/QSFP-DD800/QSFP-DD1600 modules are designed to allow for up to 36 modules; stacked, ganged 3 and/or belly-to-belly in a 1U 19" rack, with the appropriate thermal design for cooling/airflow.

4

5 The equipment supplier is responsible for controlling the module case temperature to the specified range. The 6 module supplier is responsible for defining a point on the module case where the temperature is measured.

- 7 This should be a point connected to an internal component with the least thermal margin, e.g., a laser diode. It
- 8 is recommended that the defined point on the module case be behind the equipment faceplate to
- 9 enable in-system monitoring.
- 10

#### 11 9.1 Thermal Requirements

The module case temperature may be within one or more of the case temperatures ranges defined in Table 13 19. The temperature ranges are applicable between 60 m below sea level and 1800 m above sea level, 14 utilizing the host systems designed airflow. For further information see Telcordia GR-63-CORE, Issue 5, 15 December 2017, NEBSTM Requirements: Physical Protection.

16 17

#### Table 19- Temperature Range Class of operation

| Class      | Module Case Temperature |  |
|------------|-------------------------|--|
| Standard   | 0°C through 70°C        |  |
| Extended   | -5°C through 85°C       |  |
| Industrial | -40°C through 85°C      |  |

18

#### 19 9.2 Thermal Requirements – tighter controlled environments

The classes in Table 20 are intended for tighter controlled environments, e.g., data center environments as described in *"Thermal guidelines for data processing environments", fourth Ed., ASHRAE, 2015.* The four classes correspond to different ranges of equipment intake air temperature.

23

#### 24 25

#### **Table 20- Temperature Range Classes for Tighter Controlled Applications**

| Class  | Module Functional Case<br>Temperature <sup>1</sup> | Module Case Temperature <sup>2</sup> |  |
|--------|----------------------------------------------------|--------------------------------------|--|
| A1     | 15°C to 62°C                                       | 25°C to 62°C                         |  |
| A2     | 10°C to 65°C                                       | 20°C to 65°C                         |  |
| A3     | 5°C to 70°C                                        | 15°C to 70°C                         |  |
| A4     | 5°C to 75°C                                        | 15°C to 75°C                         |  |
| Notes: |                                                    |                                      |  |

1. Functional includes all features available in Low Power Mode.

2. Module case temperature means all specifications are met in high power mode.

26

#### **9.3 External Case and Handle Touch Temperature**

For all power classes, all module case and handle surfaces outside of the cage must comply with applicable

touch temperature requirements. If the module case temperature will exceed applicable short-term touch
 temperature limits, a means must be provided to prevent contact with the case during unlatching and removal.

Figure 32 and Appendix B show typical handles used to unlatch and remove the module, thereby limiting

32 contact with the module case. Handles are typically low thermal conductivity elastomer and allow for a higher

33 touch temperature, see IEC/UL 60950-1 [8] and Telcordia GR-63-CORE [23].

### **1** Appendix A Normative Module and Connector Performance Requirements

#### 2 A.1 QSFP-DD/QSFP-DD800/QSFP-DD1600 Performance Tables

3 EIA-364-1000 [6] shall be used to define the test sequences and procedures for evaluating the QSFP-4 DD/QSFP-DD800/QSFP-DD1600 connector systems described in this document. Where multiple test options 5 are available, the manufacturer shall select the appropriate option where not previously specified. The 6 selected procedure should be noted when reporting data. If there are conflicting requirements or test 7 procedures between EIA-364 procedures and those contained within this document, this document shall be considered the prevailing authority. Unless otherwise specified, procedures for sample size, data, and 8 collection to be followed as specified in EIA-364-1000. See EIA-364-1000 Annex B for objectives of tests and 9 10 test groups.

11

12 This document represents the minimum requirements for the defined product. Additional test conditions and 13 evaluations may be conducted within the defined EIA-364-1000 sequences. More extreme test conditions and 14 failure criteria may be imposed and still meet the requirements of this document.

#### 15 **A.2 Test**

- 16 Table 21 summarizes the performance criteria that are to be satisfied by the connector described in this
- 17 document. Most performance criteria are validated by EIA-364-1000 testing, but this test suite leaves some
- 18 test details to be determined. To ensure that testing is repeatable, these details are identified in Table 22.
- 19 Finally, testing procedures used to validate any performance criteria not included in EIA-364-1000 are provided
- in Table 23.
- 21

| Parameters     Parameters       Mechanical/Physical Tests       Plating Type       Plating type on connector contacts       Surface       Surface   Surface treatment on connector contacts: if surface                                            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mechanical/ Physical Tests         Plating Type       Plating type on connector contacts       Precious (refer to 6.5 for plating details)         Surface       Surface treatment on connector contacts; if surface       Manufacturer to specify |
| Plating Type     Plating type on connector contacts     Precious (refer to 6.5 for plating details)       Surface     Surface treatment on connector contacts; if surface     Manufacturer to specify                                              |
| Surface Surface treatment on connector contacts; if surface Manufacturer to specify                                                                                                                                                                |
|                                                                                                                                                                                                                                                    |
| Treatment treatment is applied, Test Group 6 is required                                                                                                                                                                                           |
| Wipe lengthDesigned distance a contact traverses over a matingManufacturer to specify                                                                                                                                                              |
| contact surface during mating and resting at a final                                                                                                                                                                                               |
| position. If less than 0.127 mm, test group 6 is                                                                                                                                                                                                   |
| required                                                                                                                                                                                                                                           |
| Rated Durability The expected number of durability cycles a Connector/ cage: 100 cycles                                                                                                                                                            |
| Cycles component is expected to encounter over the course Module: 50 cycles                                                                                                                                                                        |
| of its life                                                                                                                                                                                                                                        |
| Mating Force <sup>1</sup> Amount of force needed to mate a module with a QSFP module: 60 N MAX                                                                                                                                                     |
| connector when latches are deactivated QSFP-DD module: 90 N MAX                                                                                                                                                                                    |
| Unmating Force <sup>1</sup> Amount of forced needed to separate a module from QSFP module: 30 N MAX                                                                                                                                                |
| a connector when latches are deactivated QSFP-DD module: 50 N MAX                                                                                                                                                                                  |
| Latch Retention <sup>1</sup> Amount of force the latching mechanism can QSFP module: 90 N MIN                                                                                                                                                      |
| withstand without unmating QSFP-DD module: 90 N MIN                                                                                                                                                                                                |
| Cage Latch The amount of force that the cage latches can hold 125 N MIN                                                                                                                                                                            |
| Strength <sup>1</sup> without being damaged.                                                                                                                                                                                                       |
| Cage Retention Amount of force a cage can withstand without 114 N MIN                                                                                                                                                                              |
| to Host Board <sup>1</sup> separating from the host board                                                                                                                                                                                          |
| Environmental Requirements                                                                                                                                                                                                                         |
| Field Life The expected service life for a component 10 years                                                                                                                                                                                      |
| Field The expected service temperature for a component 65°C                                                                                                                                                                                        |
| Temperature <sup>2</sup>                                                                                                                                                                                                                           |
| Electrical Requirements                                                                                                                                                                                                                            |
| Current (see Maximum current to which a contact is exposed in 0.5 A per signal contact MAX                                                                                                                                                         |
| 4.7.1) use 1.5 A per power contact MAX                                                                                                                                                                                                             |
| 2.0 A (Single port QSFP-                                                                                                                                                                                                                           |
| DD1600) per contact MAX                                                                                                                                                                                                                            |
| Operating Rating Maximum voltage to which a contact is exposed in 30 V DC per contact MAX                                                                                                                                                          |
| Voltage                                                                                                                                                                                                                                            |
| Note:                                                                                                                                                                                                                                              |
| 1. These performance criteria are not validated by EIA-364-1000 testing, see Table 23 for test procedures and                                                                                                                                      |
| pass/fail criteria.                                                                                                                                                                                                                                |

#### **Table 21- Form Factor Performance Requirements**

2. Field temperature is the ambient air temperature around the component.

Table 22 describes the details necessary to perform the tests described in the EIA-364-1000 test sequences.

Testing shall be done in accordance with EIA-364-1000 and the test procedures it identifies in such a way that the parameters/ requirements defined in Table 21 are met. Any information in this table supersedes EIA-364-1000.

Table 22- EIA-364-1000 Test Details

| 5 |
|---|
| 6 |
| 7 |

1 2

3

4

#### Performance **Description/ Details** Requirements Parameters Mechanical/ Physical Tests Durability EIA-364-09 No evidence of physical (preconditioning) To be tested with connector, cage, and module. damage Latches may be locked out to aid in automated cycling. Durability<sup>1</sup> EIA-364-09 No visual damage to mating To be tested with connector, cage, and module. interface or latching Latches may be locked out to aid in automated mechanism cycling. **Environmental Tests** Cvclic EIA-364-31 Method IV omitting step 7a No intermediate test criteria Temperature and Test Duration B Humiditv Vibration EIA-364-28 Test Condition V Test Condition Letter C No evidence of physical Test set-up: Connectors may be restrained by a plate damage that replicates the system panel opening as defined in -ANDthis specification. External cables may be constrained No discontinuities longer to a non-vibrating fixture a minimum of 8 inches from than 1 µs allowed the module. For cabled connector solutions: Wires may be attached to PCB or fixed to a non-vibrating fixture. Mixed Flowing EIA-364-65 Class II No intermediate test criteria See Table 4.1 in EIA-364-1000 for exposure times Gas Test option Per EIA-364-1000 option 3 Electrical Tests Low Level $20 \text{ m}\Omega \text{ Max}$ change from EIA-364-23 Contact 20 mV DC Max, 100 mA Max baseline Resistance<sup>2</sup> To include wire termination or connector-to-board termination Dielectric EIA-364-20 No defect or breakdown Withstanding Method B between adjacent contacts 300 VDC minimum for 1 minute Voltage -AND-1 mA Max Leakage Current Applied voltage may be product / application specific

Notes:

1. If the durability requirement on the connector is greater than that of the module, modules may be replaced after their specified durability rating.

2. The first low level contact resistance reading in each test sequence is used to determine a baseline measurement. Subsequent measurements in each sequence are measured against this baseline.

Table 23 describes the testing procedures necessary to validate performance criteria not validated by EIA-364-1000 testing. The tests are to be performed in such a way that the parameters/ requirements defined in Table

21 are met.

| Table 23- Additional Test Procedures |                                                                                                                                                                                                                                            |                                                                                           |  |  |  |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--|--|--|
| Tests                                | Test Descriptions and Details                                                                                                                                                                                                              | Pass/ Fail Criteria                                                                       |  |  |  |
| Mechanical/ Physic                   | al Tests                                                                                                                                                                                                                                   |                                                                                           |  |  |  |
| Mating Force <sup>1</sup>            | EIA-364-13                                                                                                                                                                                                                                 |                                                                                           |  |  |  |
| Unmating Force <sup>1</sup>          | To be tested with cage, connector, and module.<br>Latching mechanism deactivated (locked out).                                                                                                                                             |                                                                                           |  |  |  |
| Latch Retention <sup>1</sup>         | EIA-364-13<br>To be tested with cage, connector, and module.<br>Latching mechanism engaged (not locked out).                                                                                                                               | Refer to Table 21<br>-AND-<br>No physical damage to any<br>components                     |  |  |  |
| Latch Strength                       | An axial load applied using a static load or ramped<br>loading to the specified load.<br>To be tested with cage, connector, and module or<br>module representative tool without heat sinks<br>Latching mechanism engaged (not locked out). |                                                                                           |  |  |  |
| Cage Retention<br>to Host Board      | Tested with module, module analog, or fixtures<br>mated to cage.<br>Pull cage in a direction perpendicular to the board<br>at a rate of 25.4mm/min to the specified force.                                                                 | No physical damage to any<br>components<br>-AND-<br>Cage shall not separate from<br>board |  |  |  |
| Electrical Tests                     |                                                                                                                                                                                                                                            |                                                                                           |  |  |  |
| Current                              | EIA-364-70<br>Method 3, 30-degree temperature rise<br>Contacts energized: All signal and power contacts<br>energized simultaneously                                                                                                        | Refer to Table 21 for current magnitude                                                   |  |  |  |
| Note:<br>1. Values listed in         | Table 21 apply with or without the presence of a riding hea                                                                                                                                                                                | at sink.                                                                                  |  |  |  |

# 1 Appendix B Informative overall module length with elastomeric handle

2 Figure 84 and Figure 85 show flexible elastomeric handles attached to the QSFP-DD/QSFP-DD800 module

3 latches (13.5 mm REF is the height of latch and not the heartsink). Handle ends for Types 1, Type 2A, and,

4 Type 2B modules should be aligned independent of module case extension. Type 1 modules should meet the

5 overall length of 118 mm maximum per Figure 84 with a handle length of approximately 50mm. Type 2

6 modules should comply with Figure 85 and have reduced handle length equal to the module case length
7 extension.

8

9

10 11



# Figure 85: Informative overall module length with handle for Type 2A and Type 2B modules

13 14 15

12

16 The elastomeric handle should not interfere with the optical plugs used in Section 5.2.

# 1 Appendix C Informative module heat sink Type 2A and 2B examples

- 2 This appendix contains several designs examples of higher power Type 2A and 2B QSFP-DD/QSFP-
- 3 DD800/QSFP-DD1600 with integrated nose heat sinks.
- Thermal design is system dependent; however, systems seeking to maximize the benefit of the external heat
  sink of Type 2A and 2B modules should consider minimizing bypass of airflow through the external heat sink.
  Type 2A and 2B modules have a heatsink on the nose of the module. The QSFP-DD800 type 2B modules are
  taller and can only be used in QSFP-DD800 stack cages as the ports on a stacked QSFP-DD800 cage are
  separated by 1.7 mm more than QSFP-DD cages in section 6.7. However, a Type 2A module can be used in
  all hosts.
- 11

One potential method is to use a minimal gap between the outer surface of the front panel and the trailing edge of the external heat sink fins as shown in this appendix. Type 2A and 2B example modules insertion are shown in Figure 86. Type 2A and Type 2B examples of 1X1 bezel design are shown in Figure 87. Example of 2X1 bezel design is shown in Figure 88. Type 2A and Type 2B extruded heat sink examples are shown in Figure 89. Type 2A and Type 2B die cast heat sinks with metal cover examples are shown in Figure 90. Type 2A and Type 2B zipper fin heat sink examples are shown in Figure 91.

Dimensions A, B, and C for Type 2A and 2B heat sinks in Figure 88, Figure 89, Figure 90, and Figure 91 are given in Table 24. All dimensions shall have dimension tolerance of +/-0.1 mm.

21 22

#### Table 24- Dimensions for QSFP-DD/QSFP-DD800/QSFP-DD1600 and Module Type 2A/2B

| Module Type | Dimension A | Dimensions | Module Type 2A | Module Type 2B |
|-------------|-------------|------------|----------------|----------------|
| QSFP-DD     | 25.7 mm     | B (max)    | 3.4 mm         | 5.1 mm         |
| QSFP-DD800/ | 27.83 mm    | C (REF)    | 13.5 mm        | 15.2 mm        |
| QSFP-DD1600 |             |            |                |                |





Figure 86: Example of single and dual stacked QSFP-DD/QSFP-DD800 module insertions





Figure 87: Type 2A and 2B example of 1X1 bezel design









SCALE 5/1





# 2 Appendix D QSFP-DD800 Cage and Heat Sink Mechanism and EMI fingers

This Annex details is an optional QSFP-DD800 compliant cage design which can provide improved EMI and
 thermal performance. Implementation of this option does not require a change to the host PCB layout, front
 panel cutout or the module.

6

#### 7 D.1 Introduction

8 The QSFP-DD800 cage design is an integral element of the EMI and thermal design strategy in QSFP-DD800
9 based architectures. In this annex a cage design is described with features specifically targeting these design
10 elements. The key features are as follows:

- a) A dual row EMI spring clip which has been shown to enhance the shielding performance of the cage
- b) A heat sink attach mechanism which has been shown to enhance the heat dissipation properties of the
- module when inserted into the cage.
- 13 14

11

12

## 15 **D.2 EMI Spring Clip Mechanical Definition**

16 Figure 92 illustrates the connection of the transceiver to the front panel using a dual contact EMI spring clip.

17 The additional connection provided by path #2 in Figure 92 serves to reduce the transfer impedance of this

18 connection resulting in improved shielding performance. Figure 93 shows the detail of the EMI spring clip.



#### Figure 92: Dual grounding path for EMI spring clip



Figure 93: EMI spring clip

22 23

19 20

#### 1 D.3 Heat Sink Attach Mechanism

A cage and heat sink attached mechanism is shown in Figure 94 and Figure 95. This cage implementation maximizes the heat sink surface area and the corresponding module heat dissipation. This cage design relies on integrated heat sink clips at the front and rear of the cage. This approach reduces part count and allows for the use of a heat sink that is the full length of the cage. This cage design also incorporates an EMI latch shield. This optional shield covers an aperture in the cage due to the latching mechanism resulting in improved shielding performance.

7 8



EMI Latch Shield





Figure 95: 1xN cage (side view)

12 13

9 10

11

13

#### 15 D.4 Host PCB Layout

16 The features identified in this Annex do not impact the host PCB layout. Footprint compatibility permits the 17 cage implementation in the Annex to be applied in designs with more challenging EMI and thermal objectives.

#### 18 **D.5 Front Panel Cutout**

19 The EMI spring clip and cage design does not require a change to the front panel cutout allowing for

- 20 mechanical design compatibility between different cage options.
- 21

# 1 Appendix E Informative QSFP-DD800 2x1 Cabled Connector and Cage

This Annex details is an optional QSFP-DD800 compliant cage design which can provide improved EMI and
 thermal performance. Implementation of this option does not require a change to the host PCB layout, front
 panel cutout or the module.

5

#### 6 E.1 2x1 Cabled Upper Connector/Cage

7 The 2x1 mechanical outline for the 100 Gb/s cabled connector/cage contains an upper cabled port and a lower 8 SMT port. The lower SMT port is identical to the 1x1 connector/cage in section 7.4. The upper 9 connector/cage contains low speed and power contacts that are press fit to the PCB and high-speed signal contacts that are connected to cables. The cables are routed from the upper connector cage port to the host 10 ASIC. This specification does not define the cable construction or the near ASIC connection. The 11 connector/cage defined in this section is illustrated in Figure 96. All pluggable modules and direct attach cable 12 plugs (Type 1, Type 2, Type 2A, and Type 2B) must mate to the connectors and cages defined in this 13 14 specification.

- 15
- 16



Figure 96: 2x1 Cabled upper connector/cage

# E.2 2x1 cabled connector/cage Electrical Connector Mechanical

The 2x1 stacked cabled cage is illustrated in Figure 97. Figure 98 shows the stacked connector placement over the surface mount lower connector. Figure 99 shows the lower surface mount connector attached to the host PCB, the upper cabled connector and the 2x1 cage placement prior to press fit into the host PCB. Cabled cage and connector detailed drawings are shown in Figure 101 and Figure 102.







#### **Published Specifications**





1 2

## Figure 98: Cabled upper connector over existing surface mount connector





- 1. DIMENSIONS AND TOLERANCING CONFORM TO ASME Y14.5-2009.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS.
- 3 DIMENSIONS FROM INSIDE SURFACES OF SPRING FINGERS WHEN FULLY DEPRESSED
- 4 CONNECTOR REMOVED FOR CLARITY
- 5 APPLIES TO ALL SPRING FINGERS ON ALL SIDES
- 6 EXTERNAL CAGE DIMENSIONS DOES, NOT INCLUDE FOLDING TABS
- 7 LENGTH OF CAGE AND SIGNAL TAILS
- 8 PRESS FIT CAGE PINS APPLY TO RIGHT SIDE OF CAGE
- 9 PRESS FIT CAGE PINS APPLY TO LEFT SIDE OF CAGE
- 10 PRESS FIT OFFSET BETWEEN RIGHT AND LEFT SIDE OF CAGE
- 11 DIMENSIONS INCLUDE BACKCOVER
- SIZE AND POSITION OF CAGE AND CONNECTOR PRESS FIT PINS SHALL 12 BE DEFINED BY EACH SUPPLIER BASED UPON THE PCB FORMAT FOOTPRINT LAYOUT
- 13 CAVITY FOR HEATSINK IS OPTIONAL
- 14 CONTACT PIN DIMENSION MEASURED FROM DATUM T
- (15) CONTACT PIN DIMENSION MEASURED FROM DATUM T1



Figure 100: 2x1 Cabled over SMT connector and cage - Top View

#### **Published Specifications**



Figure 101: 2x1 Cabled over SMT connector and cage – Side View



Figure 102: Cabled upper connector and surface mount connector dimensions

#### 1 E.3 2x1 Cabled Connector and Cage host PCB layout

A typical host board mechanical layout for attaching the QSFP-DD800 2x1 stacked cabled Connector and Cage system is shown in Figure 103, however this is only a recommendation. The location of the pattern on the host board is application specific. To achieve 112 Gbps performance pad dimensions and associated tolerances must be adhered to and attention paid to the host board layout. The upper QSFP-DD800 cabled non high-speed contacts are press fitted into host board as shown in Figure 103, for low speed signals and Gnd/Vcc contact mapping see Figure 2. Cage system ground and power must be provided through the pressfit pins or dedicated cable power delivery and not through the cable shield.

9

#### 10 Host PCB requirements notes:

1 THE ENTIRE AREA UNDER THE CONNECTOR (INSIDE DOTTED BOX) IS TO BE CONSIDERED A KEEP OUT AREA FOR COMPONENTS.

ATCHED AREAS REPRESENT ZONES ON THE PCB THAT COME IN CONTACT WITH OR ARE CLOSE PROMIMITY TO THE PLASTIC HOUSING OR THE CONNECTOR CAGE. INDICATED AREAS TO BE CONSIDERED TRACE FREE.





DETAIL A

# Figure 103: 2x1 Cabled upper connector/cage host board connector contacts

# 1 Appendix F QSFP-DD1600 mechanical enhancements for high power modules

The thermal performance of the QSFP-DD1600 module can be improved with some additional mechanical features to the nose heatsink, to the bottom of the QSFP-DD1600 module case and to the host PCB. These module and host modifications are optional but recommended for any designs expected to be above 20 W.

5

To increase the airflow along the bottom side of the module, the host PCB can be notched allowing airflow
through the faceplate to reach a bottom riding heatsink. Additional recessed channels on the QSFP-DD1600
module case bottom allow the bypass of the airflow around the module body.

9

QSFP-DD1600 module mechanical is based on QSFP-DD800 mechanical in section 7.2, based drawing shown in Figure 61 and Figure 62. QSFP-DD1600 improved module latch pocket is shown in Figure 76 and the module leading edge Detail 1 shown in Figure 77. QSFP-DD1600 optional thermally improved design is based on additional heat exchange on the module bottom surface with improved module nose heat sink as shown in Figure 104, Figure 105, Figure 106, and Figure 107.



Figure 104: QSFP-DD1600 Improved thermal design top/bottom module views



19 20 21



BOTTOM HEAT SINK CONTACT AREA

BOTTOM VIEW

#### Figure 106: QSFP-DD1600 Module improved thermal design (bottom heat sink contact)



## Figure 107: QSFP-DD1600 Improved module thermal design (types 2A, 2B, and 2C)

5 6

# 1 F.1 QSFP-DD1600 Thermally enhanced PCB cutout

- 2 The QSFP-DD thermal improved design module requires additional features at PCB design described in Figure
- 3 108 and at cage design described in Figure 109.
- 4

5 6



PCB CUT-OUT FOR BOTTOM HEAT SINK AND BOTTOM AIR FLOW

BOTTOM VIEW

Figure 108: QSFP-DD1600 Improved module thermal design (PCB cut out requirement)



PCB CUT-OUT FOR BOTTOM HEAT SINK AND BOTTOM AIR FLOW



BOTTOM VIEW

#### 8 9

7

© QSFP-DD MSA

Figure 109: QSFP-DD1600 Improved module thermal design (bottom cage opening)

# End of

# Document